<Back to Search
ASIC Design Engineer - Cache Controller
Santa Clara, CAApril 2nd, 2026
**Role Number:** 200624413-3760**Summary**Apple is building the world's fastest highly parallel mobile processing systems. Our high-bandwidth multi-client memory subsystems are blazing new territory with every generation. As we increase levels of parallelism, bandwidth and capacity, we are presented with design challenges exacerbated by clients with varying but simultaneous needs such as real-time, low latency, and high-bandwidth. In this role, you will work on crafting special purpose cache and controller which is part and parcel of the SOC memory hierarchy.**Minimum Qualifications**+ 10 + years of full time ASIC design experience+ memory system development+ RTL/micro-architecture definition+ PPA (performance/power/area) analysis+ Cache design background including an understanding of different memory organizations and tradeoffs.+ Hands on Experience with multi-processor cache coherence protocols+ B.S. in a relevant field**Preferred Qualifications**+ Knowledge of high-performance coherent memory systems or interconnect architectures+ Knowledge of high-performance DRAM controller+ M.S in a relevant field.Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
608 matching similar jobs near Santa Clara, CA
- Principal Software Engineer
- Principal ML Systems Engineer - AI for Quantum
- Head of Data Center Engineering
- Head of Infrastructure
- Product Manager for Optics
- Senior Test Automation Engineer, Photonics
- Sr. Mechanical Design Engineer - Wafer Chucks & Wafer Positioning Stages
- Product Development Application Engineer
- Director, Solutions Architect
- Splunk Solutions Engineer Intern (Summer 2026)
- Product Development Engineer (Metrology/Imaging System)
- Sr. Software Engineer (C++/Linux/Multi-threaded)
- Laser Engineer-Intern
- VP, Validation Engineering
- Packaging Technical Leader
- Sr. Power Supply Engineer (27443)
- Product Manager, Cisco Silicon AI Switching
- Software Engineer (L2/L3-Embedded)
- Optical Integration Engineer
- Sourcing Commodity Manager - PCB
- Optical Engineer (E)
- System Design Intern (e-Beam)
- Head of Advanced Research & Development - SPTS Division
- Enterprise Network Manager
- Senior Defect Modeling & Testing Architect
- Senior Data Engineer - Fintech Data & Compliance Architect
- Leader, Product Management Coherent Optics - Acacia (Hybrid)
- Technical Marketing Engineer - Optics
- Data Center Networking Software Engineer - Switch Design
- Senior Generative AI ML Engineer - Graph ML & Big Data
- Strategic Electronics Buyer | Sourcing & Cost Reduction
- Senior Embedded C++ Engineer for Linux TV Platforms
- Senior Perception Engineer
- Lead Architect
- Head of HW Operations
- PhD Vision & Graphics Research Intern
- Senior Backend Engineer, Memory-Centric Infrastructure
- Staff Test Engineer
- Senior Audio QA Engineer - Wearable VOIP & Speech Testing
- RF Test Technician (Intermediate Level)