<Back to Search
Senior Physical Design Engineering Lead ($400-800k package!)
San Jose, CAApril 5th, 2026
a { text-decoration: none; color: #464feb; } tr th, tr td { border: 1px solid #e6e6e6; } tr th { background-color: #f5f5f5; } a { text-decoration: none; color: #464feb; } tr th, tr td { border: 1px solid #e6e6e6; } tr th { background-color: #f5f5f5; }Senior Physical Design Engineering Lead.Up to $265k base, + 30% bonus plus around $1-$1.2m in stocks which vests over 4 years.Total first year realistic income $400-$800k for Master or Distinguished level engineerIntroductionAre you a seasoned Engineer & Leader who excels at guiding complex semiconductor programs across areas such as physical design, STA, DFT, and packaging? Have you delivered enough chips to recognize hidden issues in EDA reports before they impact schedules, and can you clearly explain both the technical root cause and the long term solution? Do you enjoy deep technical discussions with engineering teams while also providing clear, high level summaries to management?If this sounds like you, and you want to work on advanced compute and infrastructure silicon, this role may be an excellent match.Top Reasons to Work With UsSupport customers building cutting edge ASICs in AI, HPC, networking, and storageCollaborate with highly experienced cross functional engineering and technology teamsInfluence the development of next generation semiconductor technologiesTake ownership of customer success from initial engagement through productionShape design methodologies, best practices, and implementation strategiesBe part of a supportive, collaborative environment that values technical leadershipThe Role / ResponsibilitiesAs a senior technical leader, you will guide customer ASIC programs and ensure successful delivery of highly complex designs. Your responsibilities include:Leading end to end customer ASIC programs: RFQs, technology planning, IP integration, design, test, packaging, fabrication, bring up, and productionAdvising customer teams on EDA best practices, design flows, and methodologies, including hosting Q&A sessions with technical expertsIdentifying risks related to quality, schedule, or dependencies and coordinating mitigation plans with internal and external teamsRunning physical design validation flows to ensure incoming customer netlists meet strict tape out quality requirementsStaying up to date on new technologies, IP developments, and application trendsWorking closely with marketing, sales, legal, and compliance teams on program related discussionsCollaborating with and supporting other engineering teams as neededa { text-decoration: none; color: #464feb; } tr th, tr td { border: 1px solid #e6e6e6; } tr th { background-color: #f5f5f5; }Essential SkillsMultiple tape outs at advanced process nodesAbility to analyze PPA tradeoffs across library components, architectures, and implementation strategiesStrong understanding of low power design techniques and power managementHands on experience in physical design or STA, along with EDA tools and flows covering physical design, logic simulation, test, and packagingProgramming or scripting experienceExcellent communication skillsBonus Points ForExposure to SERDES communication protocolsExperience in logic design, chip architecture, microarchitecture, Verilog RTL development, front end verification, DRC, and logic synthesisKnowledge of DFT methods including scan, memory BIST, and repairBenefitsHealth, dental, and vision insuranceLife and disability insuranceFSA and HSA401k with matchESPPGenerous PTOAnnual bonus from 15-30% (depending on your level)VERY generous stocks!
502 matching similar jobs near San Jose, CA
- Senior Physical Design Engineering Lead ($400-650k package!)
- ASIC Hardware Test Engineer - Hybrid
- Lead Mixed Signal Design Verification Engineer
- Product Validation Engineer (Analog Circuit Design)
- Engineer, Senior
- Principal Product Engineer (Analog Design Automation)
- VP, A&D PCB Sales & Growth Leader
- Sr. Application Engineer- Electromagnetics
- Staff Autonomy Engineer
- RF Design Electrical Engineer II
- Systems Reliability Hardware Engineering Technical Leader
- HW Post-Silicon Validation Engineer
- IP Verification Engineer - FPGA/ASIC Front-End Expert
- VP, A&D PCB Sales & Strategic Growth
- SRAM Circuit/Logic Design Engineer
- ASIC Design Technical Leader - Design & Timing Constraints Focus
- Sr. Hardware Debug Engineer/Rack Solution (27402)
- Sr. Hardware Design Engineer - x86 / GPU / HPC (27752)
- ASIC Design Engineer (Onsite)
- ASIC Hardware Test Engineer - Hybrid
- Hardware Engineer (onsite)
- Senior Staff Engineer (Electrical Hardware Design)
- Principal ASIC Design Engineer
- Senior Custom ASIC Engineering Lead ($400-650k package!)
- Power Electronics Test Engineer
- Lead SERDES RTL Design Engineer
- SerDes RTL Design Engineer
- ASIC/SoC Design Engineer
- GPU Design Verification Engineer
- Application Engineer
- Jasper Formal Verification - Sr Principal Application Engineer
- Senior Product Engineer (Computational Electromagnetics & Signal/Power Integrity)
- Sr Principal Application Engineer - Allegro PCB Design Tools
- Lead Engineer, Test Development - Power
- High-Power SPS Design Engineer - Smart Power Stage
- Senior Custom ASIC Engineering Lead ($400-800k package!)
- Principal ASIC Engineer/Lead ($400-800k package!)
- Principal Silicon Validation Engineer, SerDes/PAM4
- Electrical Design Validation Engineer
- Staff BMS HW Verification Engineer