<Back to Search
Principal ASIC Engineer/Lead ($400-650k package!)
San Jose, CAMarch 31st, 2026
a { text-decoration: none; color: #464feb; } tr th, tr td { border: 1px solid #e6e6e6; } tr th { background-color: #f5f5f5; } a { text-decoration: none; color: #464feb; } tr th, tr td { border: 1px solid #e6e6e6; } tr th { background-color: #f5f5f5; }Principal ASIC Engineer or Lead. Up to $180-265k base, + 30% bonus plus around $1-$1.2m in stocks which vests over 4 years. Total first year realistic income $400-$550k or $500-650k (depending on what level you'll hired at - Principal, Master or Distinguished)IntroductionAre you a seasoned Engineer who excels at guiding complex semiconductor programs across areas such as physical design, STA, DFT, and packaging? Have you delivered enough chips to recognize hidden issues in EDA reports before they impact schedules, and can you clearly explain both the technical root cause and the long term solution? Do you enjoy deep technical discussions with engineering teams while also providing clear, high level summaries to management?If this sounds like you, and you want to work on advanced compute and infrastructure silicon, this role may be an excellent match.Top Reasons to Work With UsSupport customers building cutting edge ASICs in AI, HPC, networking, and storageCollaborate with highly experienced cross functional engineering and technology teamsInfluence the development of next generation semiconductor technologiesTake ownership of customer success from initial engagement through productionShape design methodologies, best practices, and implementation strategiesBe part of a supportive, collaborative environment that values technical leadershipThe Role / ResponsibilitiesAs a senior technical leader, you will guide customer ASIC programs and ensure successful delivery of highly complex designs. Your responsibilities include:Leading end to end customer ASIC programs: RFQs, technology planning, IP integration, design, test, packaging, fabrication, bring up, and productionAdvising customer teams on EDA best practices, design flows, and methodologies, including hosting Q&A sessions with technical expertsIdentifying risks related to quality, schedule, or dependencies and coordinating mitigation plans with internal and external teamsRunning physical design validation flows to ensure incoming customer netlists meet strict tape out quality requirementsStaying up to date on new technologies, IP developments, and application trendsWorking closely with marketing, sales, legal, and compliance teams on program related discussionsCollaborating with and supporting other engineering teams as neededa { text-decoration: none; color: #464feb; } tr th, tr td { border: 1px solid #e6e6e6; } tr th { background-color: #f5f5f5; }Essential SkillsMultiple tape outs at advanced process nodesAbility to analyze PPA tradeoffs across library components, architectures, and implementation strategiesStrong understanding of low power design techniques and power managementHands on experience in physical design or STA, along with EDA tools and flows covering physical design, logic simulation, test, and packagingProgramming or scripting experienceExcellent communication skillsBonus Points ForExposure to SERDES communication protocolsExperience in logic design, chip architecture, microarchitecture, Verilog RTL development, front end verification, DRC, and logic synthesisKnowledge of DFT methods including scan, memory BIST, and repairBenefitsHealth, dental, and vision insuranceLife and disability insuranceFSA and HSA401k with matchESPPGenerous PTOAnnual bonus from 15-30% (depending on your level)VERY generous stocks!
Showing all 568 matching similar jobs
- 2nd Shift Senior Electrical Engineers, Production Hardware – Actively Growing Our Engineering Team!
- Vice President, CMC Product Development
- Staff Data Center 3D Design Engineer
- Algorithm Engineer
- Head of Blockchain Engineering
- Research Scientist (Electromagnetics, Fourier Optics, Imaging Systems)
- Project Controls Analyst
- Director Quality Management - Power ICs PL
- Salesforce Technical Product Manager/Technical BA
- Technical Product Manager: Power Tool Solutions
- Python QA Automation
- Assurance Intern - Summer 2027 (San Jose)
- Quality Improvement Coordinator
- Interim Director of Continuous Improvement
- Hardware Engineering Lead
- Power Engineer
- Sr. Mechanical Engineer (Sr. Vacuum Architect)Milpitas, CAApril 1st, 2026
- Vice President, Engineering
- Systems Design Engineer
- Sr. Technical Product ManagerSan Jose, CAApril 1st, 2026
- Staff Application Engineer (Electronics Thermal Management) - Central/Eastern US (16194)San Jose, CAApril 1st, 2026
- Technical Project Manager (Software Inspection Systems)
- Engineering Project Manager (semiconductor/capital equipment)
- Technical Program/Project Manager (Software)
- Sr. Production Quality Engineer
- Sr. Mechanical Engineer (Vacuum Systems)(E)Milpitas, CAApril 1st, 2026
- Storage Solution Architect
- Manufacturing Engineer - Local Candidates only
- Senior RTL-to-GDS Architect & Field Applications Lead
- Senior RF Applications Engineer - Customer Solutions & Training
- Technical Support Engineer
- Sr. Product Engineer
- Senior Quality Assurance Auditor - Location FlexibleCampbell, CAMarch 31st, 2026
- Data Center Engineering Lead - Multi-Discipline Design
- Staff Power Applications Engineer - DC-DC & Hardware Debug
- Staff Geologist / Engineer
- Manager, Controls Validation (Transmission, Distribution or Substation) - Location Flexible
- Senior Quality Assurance Auditor - Location FlexibleSan Jose, CAMarch 31st, 2026
- Principal Quality Assurance Auditor - Location Flexible
- Manufacturing Equipment Technician