<Back to Search
Lead ASIC DFT Engineer
Fort Wayne, INMarch 29th, 2026
Role : Lead ASIC DFT EngineerLocation : San Jose, CA (Remote)Duration : 12 Months Job Description:Experience Required:10+ years of hands-on experience in ASIC Design-for-Test (DFT)Role Summary:We are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.Key Skills Required:Strong hands-on ASIC DFT experience with end-to-end ownershipDeep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debugExperience with Synopsys, Cadence, and Siemens/Mentor EDA toolsStrong background in scan insertion, scan chain stitching, ATPG setup, simulation, debug, and DRC analysisMBIST implementation and verification; SMS experience preferredTessent/SSN experience preferredStrong understanding of PLLs, RTL design, synthesis, LEC, and physical design flowsPost-silicon debug and silicon bring-up experienceTCL, PERL, or Python scripting experience is highly preferred
28,050 matching similar jobs in Springbrook, ND
- Silicon Engineering Manager
- PLM & Engineering Delivery Lead / Solution Architect
- Senior Staff - Signal Integrity Engineer
- Autonomy Engineering Specialist
- Senior Hardware Engineer - Sensors
- Test Engineer I
- Fpga Engineer
- Staff Design Verification Engineer
- Hardware Engineer I - Base Hardware
- Hardware Engineer, II - Sensors
- Test Engineer
- Sr Hardware Dev Engineer, OEM Solid State Drives Team
- Senior Operations Engineer, Sub-Same Day Field Engineering
- Senior Operations Engineer, Sub-Same Day Field Engineering
- Senior Operations Engineer, Sub-Same Day Field Engineering
- Sr. GPU/Accelerator Hardware Development Engineer, Annapurna Labs
- Hardware Systems Engineering
- Engineer, Staff
- MEMS Module Engineer
- Analog Mixed Signal IP Post Silicon Validation
- Engineer, Staff
- Test Engineer- Weekend (Fri, Sat, Sun) Shift
- Mechancial Hardware Engineer
- (Senior) Principal Engineer, Electrical Engineering - Controls and Hardware Design
- Senior Principal FPGA Verification Engineer - $15K Sign-On Bonus
- Principal Test Engineer
- Electronic Support Measures Principal Systems Engineer
- FAST Labs - Senior Principal II RF Systems Research Engineer
- HW/SW Test Engineer
- Engineer
- Hardware Subsystems Engineer - (Associate or Experienced)
- DFT Debug Verification Engineer (Temporary Contract Staff Augmentation Role)
- Lead, Digital Hardware Engineer
- Field Applications Engineer - Rotational Program
- Summer Internship-Engineering
- ASIC Design Verification Engineering Technical Leader
- Sr. Systems Engineer (Will consider all Sr. levels)
- Senior Hardware Engineer
- Environmental Test Engineer
- 2026 Power and Analog Circuit Engineering Graduate Intern