JOBSEARCHER
<Back to Search

CPU Full Chip Physical Integration Engineer

Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish! Dynamic, intelligent people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Do you want join us in these pursuits? Join us to help deliver the next groundbreaking Apple product!In this highly visible role, you will be at the center of a processor design effort interfacing with all disciplines, with a critical impact on getting functional products to millions of customers quickly.As a Full Chip Integration Engineer, you will be participating in the physical design, integration, and verification of high performance, low power processor development.Full chip floorplan, area optimizations, block partitioning and pin placementsOwn chip level place and route (PnR), final CPU layout database construction and verification (PDV)Develop and validate Power Grid, including routability analysisDrive custom layout integration, block and full-chip level EM/IR, electrical verification/analysis as well as formal verificationWork with the implementation/CAD teams during the entire chip design cycle to drive signoff closure for tapeoutWork with the SOC team to meet IP technical and delivery requirementsParticipate in establishing CAD and physical design methodologies and flow development for chip integration and analysisScripting to automate tasks and improve debug efficiencyKnowledge of industrial standards and practices in Physical Design, including Floorplanning, Partitioning, Budgeting, Place and Route and Physical VerificationExperience in developing and implementing Power Grid and Clock specificationsSolid knowledge of Low Power Design, Physical Construction, Integration, EMIR (Drop/Noise), SIGEM Analysis, Formal Verification, Physical PDV, DRC/LVS Verification, and DFMSolid understanding of verification tools such as Conformal LP, LEC, RedHawk, CalibreSolid understanding of CMOS circuit design. Layout design background is a plusWorking knowledge of Extraction and STA methodology and toolsWorking knowledge of Computer ArchitectureAbility to work well in a team, being an excellent problem solver, and self motivatedArray

Showing all 20,371 matching similar jobs