<Back to Search
HBM/DDR/SERDES DFT Verification Lead Engineer
Fort Collins, COMarch 31st, 2026
Please Note:1. If you are a first time user, please create your candidate login account before you apply for a job. (Click Sign In > Create Account)2. If you already have a Candidate Account, please Sign-In before you apply.Job Description:Broadcom's ASIC Product Division is seeking candidates for HBM/DDR/SERDES Verification Lead Engineer position at our San Jose, California Development Center. We are seeking a highly skilled HBM and SerDes DFT Verification Engineer to join our dynamic team. In this role, you will play a crucial part in ensuring the robustness and reliability of our HBM, DDR and SerDes designs through comprehensive Design for Test (DFT) verification strategies. You will work collaboratively with cross-functional teams to develop, implement, and validate DFT methodologies, guaranteeing that our products meet the highest quality standards.Key Responsibilities:Implement and verify DFT methodologies specifically for HBM, DDR and SerDes designs.Collaborate with design and architecture teams to identify and define critical testability requirements.Utilize advanced simulation tools and methodologies to thoroughly verify DFT implementations.Analyze DFT-related data and provide insights for continuous design improvements.Document verification processes, results, and best practices to enhance team knowledge and efficiency.Stay updated with the latest trends and technologies in DFT, HBM, and SerDes to drive innovation within the team.Working closely with STA and DI Engineers design closure for testGenerating, Verifying & Debugging Test vectors before tape release.Validating & Debugging Test vectors on ATE during the silicon bring up phaseAssisting with silicon failure analysis, diagnostics & yield improvement effortsInterfacing with the customers, physical design and test engineering/manufacturing teams located globallyWorking closely with I/P DFT engineers & other stakeholdersDebugging customer returned parts on the ATEInnovating newer DFT solutions to solve testability problems in 3nm IPs & beyondAutomating DFT & Test Vector Generation flowsSkills/Experience:Strong DFT background (such as Analog DFT, MBIST, IEEE1687 and others)Proven experience in DFT verification, particularly with HBM, DDR, PCIE and other SerDes IPs.Understanding of DFT methodologies, including scan, BIST, and ATPG.Proficiency in simulation tools and scripting languages (e.g., Perl, Python, TCL and ruby).Excellent analytical and problem-solving skills.Strong communication and teamwork abilities.The ability to work in a multi-disciplined, cross-department environmentSolid knowledge in analog and digital circuit design, and device physics fundamentalsExcellent problem solving, debug , root cause analysis and communication skillsExperience working on ATE is a plusFamiliarity with BIST logic for array and link testing is a plusKnowledge of AHB/APB/AXI buses is a plusEducation & Experience:* Bachelors in Electrical/Electronic/Computer Engineering and 12+ years of relevant industry experience or Masters Degree in Electrical/Electronic/Computer Engineering and 10+ years of relevant industry experienceAdditional Job Description:Compensation and BenefitsThe annual base salary range for this position is $141,300 - $226,000.This position is also eligible for a discretionary annual bonus in accordance with relevant plan documents, and equity in accordance with equity plan documents and equity award agreements.Broadcom offers a competitive and comprehensive benefits package: Medical, dental and vision plans, 401(K) participation including company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company paid holidays, paid sick leave and vacation time. The company follows all applicable laws for Paid Family Leave and other leaves of absence.Broadcom is proud to be an equal opportunity employer. We will consider qualified applicants without regard to race, color, creed, religion, sex, sexual orientation, national origin, citizenship, disability status, medical condition, pregnancy, protected veteran status or any other characteristic protected by federal, state, or local law. We will also consider qualified applicants with arrest and conviction records consistent with local law.If you are located outside USA, please be sure to fill out a home address as this will be used for future correspondence.
Showing all 49,555 matching similar jobs
- Lead Systems Engineer
- Technical Staff Engineer - Verification
- Staff Engineer, SoC - DFD Design Verification
- Post-Silicon Validation Engineer
- Communication Systems Engineer
- Communication Systems Engineer
- FPGA Engineer ( San Diego, CA ) 15547
- RTL Engineer
- Silicon Validation Engineer
- FPGA/ASIC Verification Engineer - 31975 Direct Hire
- Principal Engineer Verification & Validation
- Test Engineer/Planner III
- Design Verification Engineer
- Sr. Silicon Design Verification Engineer
- Senior RTL Design Engineer - High-Performance ASIC
- FPGA Verification Engineer
- Field Tester
- Sr. FPGA Verification Engineer
- GPU Design Verification Engineer
- System Validation Engineer
- Verification & Validation Test Engineer
- Sr. FPGA Verification Engineer
- Touch HW EE Validation EngineerAustin, TXMarch 20th, 2026
- Staff Test Engineer - Hybrid/Remote ATE & IC Debug
- GPU Design Verification Engineer
- HDL Technical Lead (FPGA)
- HDL Technical Lead (FPGA)
- Silicon Validation Engineer 4
- Environmental Test Engineer
- Sr Design Verification Engineer
- Automotive Hardware Test Engineer: Prototyping & QA
- DFT Debug Verification Engineer (Temporary Contract Staff Augmentation Role)
- Senior ASIC Verification Engineer – UVM/RTL Lead (Relocation)
- (Principal/Lead) SoC Design Verification Engineer
- Sr Advanced Hardware Engineer- Military Avionics
- Principal Electrical Engineer - EMI/EMC Lead
- Wireless Design Verification Engineer (MAC/SoC)
- Hardware Engineering Test Manager MN
- Senior High Speed SerDes Validation Engineer
- Senior Staff Engineer Pre-Silicon Verification AMS