<Back to Search
FPGA Verification Engineer
Mountain View, CAMarch 31st, 2026
Role: FPGA Verification EngineerLocation: Mountain View, CA - 5D OnsiteMust Have Skills - FPGA Verification EngineerSkill 1 - 8 + Years of in FPGASkill 2 - 5 +Years of Exp in UVMSkill 2 - 5 +Years of Exp in System VerilogJob DescriptionStrong understanding of FPGA design principles and architectures.Proficiency in System Verilog and UVM verification methodology.Experience with industry-standard verification tools (e.g., QuestaSim, Synopsys VCS).Knowledge of code coverage and functional coverage analysis.Excellent debugging and problem-solving skills.Strong communication and collaboration skills.RequirementsBachelor's or master's degree in electrical engineering, Computer Engineering, or a related field.Experience in FPGA verification.Experience with scripting languages (e.g., Python, Perl).Familiarity with hardware description languages (e.g., VHDL, Verilog).
Showing all 43,351 matching similar jobs
- Lead RF & Spectrum Dominance Architect
- Test Engineer, Hardware
- Lead Power & Board Design Engineer for ASICs
- CPU Verification Engineer
- Physical Design Engineer
- Principal Instrumentation Electronics Engineer
- Touch HW Validation Engineer — Advanced Sensor Tech
- Senior Hardware Engineer – Mixed-Signal & Motor Control
- Senior RF Design Engineer – Mission-Critical Wireless Systems
- High-Speed Analog/Mixed-Signal Design Engineer
- Low-Power Analog & Mixed-Signal IP Design Engineer
- Senior Embedded Engineer - Wearable Hardware & Low-Power
- Senior GPU Power-Aware Verification Engineer
- System Verification/Validation Engineer , (emulation/silicon)
- Lead DCDC Power IC Design Engineer
- Hardware Engineering Manager
- Lead Embedded Electronics Engineer — Robotics Systems
- PLL Design Engineer
- Engineering Manager, RF Hardware
- Hardware Validation Engineer, ML Products, University Graduate
- Senior FPGA Engineer, LEO Payload FPGA, Amazon Leo Hardware Development
- R&D Pulse Power Engineer (Senior - Principal) Sperry Drilling
- Staff System Software Integration and Validation Engineer
- Custom SOC IP Verification Engineer
- Principal Engineer, Product Design Engineering
- 2026-7154
- GPU Physical Design PPA Engineer
- Staff Analog IC Design Engineer (Cedar Rapids, IA, US)
- Principal Analog Mixed Signal ASIC Engineer
- FPGA Design Engineer
- ASIC Design Engineer (Hardware Security)
- IC Package Engineer (Starlink/Akoustis)
- Senior Embedded Systems & Hardware-in-the-Loop Engineer
- Principal RF Design Engineer
- Sr. Hardware Test Engineer
- Senior or Principal Signal Power Integrity and Multiphysics Engineer, Texas Institute for Electronics
- Avionics Hardware Engineer
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Field Tester
- Printed Circuit Board (PCB) Commodity Engineer