<Back to Search
Senior Design Verification Engineer (BO-50023778)
Chandler, AZMarch 25th, 2026
For over four decades, Cirrus Logic has been propelled by the top engineers in mixed-signal processing. Our rockstar team thrives on solving complex challenges with innovative end-user solutions for the world's top consumer brands. Cirrus Logic is also known for its award-winning culture, which was built on a foundation of inclusion and fairness, meaningful community engagement, and delivering enjoyable employee experiences at every turn. But we couldn't do it without our extraordinary workforce - and that's where you come in. Join our team and help us continue to make Cirrus Logic an exceptional place to grow your career!Join our silicon design verification team and work closely with digital/analog designers, applications engineers, and manufacturing test, participating in all aspects of verification for complete mixed-signal IC developments of innovative solutions. You will work on complex verification systems and contribute to improvements in verification methodology while working alongside some of the most talented engineers in our industry.Responsibilities:Perform verification planning.Testbench development using UVM methodologies.Implement functional verification of mixed-signal ASICs.Failure analysis and resolution, coverage analysis and population.Digital/mixed-signal modeling.Develop directed/constraint-random test generation, gate-simulations.Regression debug support and other flow/infrastructure development.Required Skills and Qualifications:MS or PhD in Electrical Engineering or Computer Engineering.Strong background with HDLs (e.g. Verilog, VHDL) and HVLs (e.g. SystemVerilog/UVM, OVM, AVM, Vera).At least 5+ years of experience in silicon design or verification.Preferred Skills and Qualifications:Able to work closely with digital/analog designers, applications engineers, and manufacturing test to support both pre-silicon verification and post-silicon validation efforts.Knowledge of signal processing and Verilog Assertions.Ability to create, evaluate, debug, and improve verification processes.Ability to mentor junior engineers in verification methodology.#LI-Hybrid#LI-TM1#HOTTExport control restrictions based upon applicable laws and regulations would prohibit candidates who are nationals of certain embargoed countries from working in this position without Cirrus Logic first obtaining an export license. Candidates for this role must be able to access technical data without a requirement for an export license. We are unable to sponsor or obtain export licenses for this role.Cirrus Logic strives to select the best qualified applicant for any opening. Different approaches, ideas and points of view are both valued and respected. Employment decisions are made on the basis of job-related criteria without regard to race, color, religion, sex, national origin, age, protected veteran or disabled status, genetic information, or any other classification protected by applicable law.
Showing 50 of 35,866 matching similar jobs
- Wireless Design Verification Engineer
- PHY Design Verification Engineer
- Design Verification Engineer
- Verification & Validation (V&V) Engineer, Medical Devices
- Sr. FPGA Verification Engineer
- GPU Design Verification Engineer
- Sr. Design Verification Engineer
- Sr Staff Design Verification Engineer
- FPGA/ASIC Verification Engineer
- Emulation Verification Engineer
- FPGA Verification Engineer :: Santa Clara, CA
- Sr Design Verification Engineer, chip level
- Wireless Design Verification Engineer
- Cellular SOC Design Verification Engineer
- GPU Formal Design Verification Engineer
- Design Verification Engineer
- Lead Design Verification Engineer
- FPGA Design Engineer
- Display Architecture Validation Engineer
- Graphics (GPU) Design Verification Engineer
- Lead Design Verification Engineer
- Lead Design Verification Engineer
- IP Verification Engineer - FPGA/ASIC Front-End Expert
- Verification Engineer
- Lead Design Verification Engineer
- Lead Design Verification Engineer
- IP Verification Engineer PCIe Focus
- Lead System Engineer
- Senior Design Verification Engineer
- Senior ASIC Verification Engineer
- MLA IP Design Verification Engineer, Annapurna Labs
- Hardware Validation Engineer, NPD Hardware
- System Validation Engineer
- Design Verification Engineer
- Senior ASIC Verification Engineer, Coherent High Speed Interconnect
- Design Verification Engineer
- ASIC/FPGA Verification Engineer - (Associate, Experienced, or Lead) - SoCal
- Senior Verification Engineer - AI SoC Development
- Design Verification Engineer, Annapurna ML
- CPU Design Verification Engineer