<Back to Search
Senior Digital/AMS Validation and Integration Engineer
San Jose, CAMarch 31st, 2026
We are seeking a Senior Digital/AMS Design Engineer to drive the integration of complex digital logic into our industry-leading Automotive SerDes transceivers. In this role, you will be responsible for the RTL design of the "Digital-Analog Wrapper," ensuring seamless control and data flow between high-speed analog front-ends and the DSP/Link-layer logic. You will own the path from RTL through timing closure and support the validation of that logic in the lab.Key Responsibilities* RTL Design & Integration: Develop and integrate RTL (Verilog/SystemVerilog) for control loops, calibration engines, and high-speed data paths in 10G+ transceivers.* Mixed-Signal Interface: Define and implement the digital interface for analog blocks (ADCs, PLLs, Driver stages), ensuring robust signal crossing between asynchronous domains.* Timing Closure & Synthesis: Lead the digital implementation flow, working closely with the physical design team to achieve timing closure in high-speed clock domains.* Silicon Validation: (40% Lab Focus) Partner with the validation team to bring up silicon. Use Python-based tools to exercise RTL features, debug state machines, and verify registers (CSRs) in real-time hardware.* Functional Correctness: Execute block-level and chip-level simulations to ensure digital control logic correctly handles analog PVT variations and startup sequences.Skills & Qualifications* Education: BSEE/MSEE with 5-8+ years of experience in Digital RTL Design or Digital Integration.* HDL Expertise: Advanced proficiency in SystemVerilog/Verilog for synthesis.* Timing & Implementation: Strong understanding of Static Timing Analysis (STA), clock domain crossing (CDC), and constraints (SDC).* Scripting & Automation: Deep experience with Python or Perl for hardware control, test automation, and data processing.* Lab Skills: Proficient in using logic analyzers, high-speed scopes, and JTAG/I2C/SPI protocols for on-chip debugging.Preferred Experience* Experience with 10GBase-T, ASA, or Automotive Ethernet standards.* Familiarity with the hand-off between digital logic and high-speed Analog Front Ends (AFE).* Knowledge of DFT (Design for Test) and BIST (Built-In Self-Test) insertion for high-speed links.* Able to create Verilog-A modelsThe base salary range for this position is as mentioned below per year. We also provide competitive benefits, incentive compensation, and/or equity for certain roles.Company benefits include health. dental, and vision insurance. 401(k), and paid leave. Please note that the base salary range (OR hourly rate) is a guideline, and individual total compensation may vary based on a number of factors such as qualifications, skill level, work location, and other business and organizational needs. This base pay range is specific to California and is not applicable to other locations. A reasonable estimate of the base salary range as of the date of this posting is:$166,200 to $228,500 annuallyMore information about NXP in the United States...NXP is an Equal Opportunity/Affirmative Action Employer regardless of age, color, national origin, race, religion, creed, gender, sex, sexual orientation, gender identity and/or expression, marital status, status as a disabled veteran and/or veteran of the Vietnam Era or any other characteristic protected by federal, state or local law. In addition, NXP will provide reasonable accommodations for otherwise qualified disabled individuals.#LI-6692
Showing all 395 matching similar jobs
- Senior Staff Engineer, Digital Verification
- ARM SoC Physical Design Engineer
- Component Engineer - Technical Lead
- Principal R&D IC Design Verification Engineer (up to 500k pkg!)
- Senior Physical IC Design Engineer - Onsite in San Jose
- Staff FPGA Product Marketing Engineer
- Sr. Staff Firmware Engineer - Platform Firmware Resiliency (PFR)
- Staff Engineer, PCB Manufacturing (Production)
- Senior Engineer, GNC
- Senior Mixed-Signal Validation Architect
- Front-End Verification Engineer - SystemVerilog/UVM
- Front-End ASIC/SoC Design Engineer — Deliver Results
- Senior Technical Marketing Engineer: Electronics & Power
- Lead Mixed-Signal Validation Architect
- Sr Physical Design Engineer ( Remote)
- Thermal Engineer, Electric Propulsion
- Manufacturing Engineer - 0 - 3 years experience
- Staff Autonomy Engineer
- Power Systems Design Manager
- Senior Staff FPGA Compiler Software Engineer
- National Discipline Leader-BRT/Complete Streets Design
- Director, Industrial Development & Entitlements
- Lead AI/ML Architect: Industrial & Automotive Pipelines
- Senior Product Manager - Solid-State Battery Systems
- Senior Hardware Architect, Networking & Datacenter Systems
- Senior Electrical Engineer - PCBA Troubleshooting
- Senior System Design Engineer
- Sr. Product Management Specialist - Embedded Products
- Manager, Controls Validation (Transmission, Distribution or Substation) - Location Flexible
- Field Service Engineer
- Principal Architect - AI Foundations & Orchestration
- EV Powertrain Operations Lead
- Lead Architect
- Senior Robotics Engineer, Manipulation & Teleoperation
- EV Interoperability Program Lead
- Landing Gear Intern San Jose, California, United States
- Motion Data Collector
- Strategic Electronics Buyer | Sourcing & Cost Reduction
- Senior High-Speed I/O Architect – PCIe/CXL/UA Link (Hybrid)
- Principal High-Speed I/O Architect (PCIe, CXL, UA Link)