<Back to Search
FPGA Design Engineer (Active Secret Clearance required)
Reston, VAMarch 26th, 2026
Location: Reston VA and Camden NJ, fully onsite (No relocation assistance)Number of openings: 2-4Benefits: None/ContractStart Date: 2 weeks after offerClearance Level: Active SecretSchedule: 9/80 (80 hours over 9 days with every other Friday off)Must- Haves (Hard Skills):Experience with Xilinx FPGAs and VivadoExperience with Revision control system4-6 years of minimum experience with VHDL experienceExtensive FPGA design going through design and verification processEthernet framing and protocol experience in FPGA (Primarily working on the Ethernet side but if they can demonstrate the PCIe that would suffice) – Looking for the actual interface experience than just the algoritmsNice -To- Haves:Experience with mapping algorithms to architectureExperience in C++ (OOP)Experience with any of protocols : Ethernet, TCP/IP, PCIe, NVMe, USBExperience with Xilinx SoC design with SDKs and PetaLinux OSExperience with High-Level Synthesis (HLS) with Vivado HLX or Mentor CatapultExperience with Earned Value Management (EVM) – understanding of the schedule, scope, time etc. from an Agile environmentMust- Haves (Soft Skills)Good written, verbal, and presentation skillsStrong leader, able to lead design teamsActive Secret Clearance requiredDegree/Certification RequirementsBachelor of Science (BS) -Four year degree or Masters (MS) or PhD from an accredited course of study in engineering, engineering technology (chemistry, physics, mathematics, data science, or Electrical/Electronics/Computer Engineering/Computer Science)J-18808-Ljbffr
Showing 100 of 11,447 matching similar jobs in Springbrook, ND
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Embedded Software Design Engineer - Avionics/Aviation
- Lead PMIC Design Engineer (RTL)
- Printed Circuit Board Designer - MCCB
- Senior Embedded AI Engineer: PCB & Firmware
- Lead Design Verification Engineer
- Lead Design Verification Engineer
- DDR Design Engineer - RTL, Timing & Silicon Bring-Up
- Senior Analog IC Design Engineer - USB Interfaces
- Hybrid Embedded Firmware Engineer - Impactful Flow Tech
- Senior ASIC Design Leader for Defense Systems
- Systems Design Engineer
- Analog Architect
- Systems Design Engineer
- Embedded Software Engineer - DoD/FPGA, Huntsville
- Senior R&D IC Design Engineer - High-Speed EthernetIrvine, CAMarch 26th, 2026
- Senior PCB Design Engineer - Embedded Compute & Networking
- ASIC/FPGA Design Engineer (SMES)
- FPGA Engineer - Embedded Safety-Critical Systems
- Engineer, Senior
- Senior Robotics Hardware Engineer
- Analog Architect
- Lead Systems Engineer
- R&D IC Systems Engineer
- WSoC PHY/MAC Validation and Integration Engineer
- Sr. Hardware Design Engineer
- FPGA Engineer
- Lead System Engineer
- Analog Design Engineer 2
- Silicon Validation Engineer
- Embedded Security/Electronics Prototype Intern - MITRE Labs - Summer 2026 - Bedford, MA
- Senior Mixed Design Validation Systems - Electrical/Optical Engineer
- Senior Hardware Validation Engineer
- Staff Embedded Controls Engineer, Thermal
- Robotics, Hardware & Firmware
- (US CITIZEN ONLY) FPGA Design/Verification Engineer
- Electromechanical Engineer- Signal Delivery (Computer Test Division; North Reading, MA)