<Back to Search
PHY Design Verification Engineer
Millbrae, CAMarch 20th, 2026
**Role Number:** 200626837-3401**Summary**Would you like to join Apple's growing wireless silicon development team? Our wireless SoC organization is responsible for all aspects of wireless silicon development with a particular emphasis on highly energy-efficient design and new technologies that transform the user experience at the product level, all of which is driven by a world-class vertically integrated engineering team spanning RF/Analog architecture and design, Systems/PHY/MAC architecture and design, VLSI/RTL design and integration, Design Verification, Emulation, Test and Validation, and FW/SW engineering.**Description**In this highly visible role, you will be at the center of a silicon design group with a critical impact on delivering world-class silicon to empower wireless products for hundreds of millions of customers. As a PHY Design Verification Engineer, you will be responsible for pre-silicon RTL verification of wireless PHY and its interfaces with the rest of the wireless communication SoC. You will interact with DV methodologists, designers, and communication systems engineers to develop reusable test bench and verification environment deploying the latest methodology with metric-driven verification, ensuring the highest design quality.**Minimum Qualifications**+ BS and a minimum of 10 years relevant industry experience**Preferred Qualifications**+ Verification experience of wireless/wired communication block/subsystem.+ Advanced knowledge of Verilog, SystemVerilog, UVM, and SystemVerilog Assertion.+ Excellent knowledge and experience of ASIC verification flows including test bench development, constrained random testing, and code/functional coverage.+ Experience of using Matlab/C reference model and bit-accurate verification.+ Verification experience of wireless/wired communication block/subsystem.+ Knowledge of wireless protocols such as Bluetooth, UWB, WLAN, or Zigbee.+ Proficient in shell and Python scripting, Perl scripting.+ Experience of using AI technologies in data mining/analysis.+ Experience of Palladium/FPGA validation.+ Should be a team player with excellent communication skills, self-motivated and well organized.Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 150 of 38,941 matching similar jobs in Shell Valley, ND
- Lead ASIC Design Verification Engineer, Amazon Leo
- Hardware Verification Engineering Co-Op Fall 2026
- Wireless Design Verification Engineer
- FPGA Design/Verification Engineer
- Design Verification Engineer, Senior Principal
- Rule Validation Engineer@Onsite - Louisville, KY
- Formal Verification Engineer - New College Grad 2026
- Staff GPU Design Verification Engineer Subsystems
- Senior ASIC Verification Engineer - GPU
- GPU Design Verification Engineer
- Senior R&D IC Design Verification Engineer (up to $300k)
- Electrical Validation Engineer - Server Domain
- Lead Design Verification Engineer
- ASIC Design Verification Engineer I (Full Time) - United States
- Board Level Validation Engineer
- Senior Verification Engineer - Hardware
- Design/Hardware Verification Engineer - Active Secret Clearance Required
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Senior High Speed SerDes Validation Engineer
- Verification Engineer (RTL design verification)
- Hardware Test Engineer
- Physician / Family Practice / Alaska / Permanent / Family Medicine Physician with Security Clearance
- Battery Design Engineer
- Power Architect
- Senior Specialist, Electrical Engineer (Digital Hardware Des
- Hardware Engineer I (Co-op) - United States
- Design Engineer
- Electronics Engineer
- ASIC Design Technical Leader - Design & Timing Constraints Focus
- Product Engineer I - II or Sr. Product Engineer, Texas Institute for Electronics
- ASIC DFT Engineer
- ASIC Design Verification Engineering Technical Leader
- ECU Test Engineer
- ASIC Design Engineer, STA
- Hardware Engineer
- Signal and Power Integrity Technical Lead (Hybrid)
- ASIC Hardware Test Engineer - Hybrid
- Hardware Engineer
- Hardware Engineer II (Intern) - United States
- Hardware Power Engineering Technical Lead