<Back to Search
Lead ASIC DFT Engineer
Millbrae, CAMarch 29th, 2026
Role : Lead ASIC DFT EngineerLocation : San Jose, CA (Remote)Duration : 12 Months Job Description:Experience Required:10+ years of hands-on experience in ASIC Design-for-Test (DFT)Role Summary:We are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.Key Skills Required:Strong hands-on ASIC DFT experience with end-to-end ownershipDeep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debugExperience with Synopsys, Cadence, and Siemens/Mentor EDA toolsStrong background in scan insertion, scan chain stitching, ATPG setup, simulation, debug, and DRC analysisMBIST implementation and verification; SMS experience preferredTessent/SSN experience preferredStrong understanding of PLLs, RTL design, synthesis, LEC, and physical design flowsPost-silicon debug and silicon bring-up experienceTCL, PERL, or Python scripting experience is highly preferred
28,214 matching similar jobs in Shell Valley, ND
- Field Engineer Staff THAAD Saudi
- Manufacturing Programmer/Technician - Technical Leadership in Electronics
- Test Engineer - Interim Secret Clearance
- Aviation Engineering and Technical Support Manager
- Fleet Engineering Debug
- Fleet Engineering Debug
- Fleet Engineering Debug
- Fleet Engineering Debug
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Manufacturing Engineering Specialist, PCBA (Starlink)
- Software Development Engineer
- Principal RF Design Engineer
- Principal Portable Spherical Near Field Integration Specialist
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- Manufacturing Engineer
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- Principal Systems Engineer P4
- Principal FPGA Design Engineer - Onsite Tucson, AZ
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- Principal Firmware and Control Engineer
- Systems Engineering Technical Lead - NASAMS
- Systems Engineering Technical Lead - NASAMS
- Systems Engineering Technical Lead - NASAMS
- Test Engineer
- Associate Manager, Field-Programmable Gate Array Engineer
- Principal Systems Integration and Test Engineer
- Lead, Electrical Engineering - Hardware - Tactical Data Links
- Senior Specialist, Integration and Test Engineering
- Specialist, Integration and Test Engineering
- Lead, Integration and Test Engineering
- Sr. Product Manager Technical - External Services, Amazon Connect