<Back to Search
Lead ASIC DFT Engineer
Millbrae, CAMarch 29th, 2026
Role : Lead ASIC DFT EngineerLocation : San Jose, CA (Remote)Duration : 12 Months Job Description:Experience Required:10+ years of hands-on experience in ASIC Design-for-Test (DFT)Role Summary:We are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.Key Skills Required:Strong hands-on ASIC DFT experience with end-to-end ownershipDeep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debugExperience with Synopsys, Cadence, and Siemens/Mentor EDA toolsStrong background in scan insertion, scan chain stitching, ATPG setup, simulation, debug, and DRC analysisMBIST implementation and verification; SMS experience preferredTessent/SSN experience preferredStrong understanding of PLLs, RTL design, synthesis, LEC, and physical design flowsPost-silicon debug and silicon bring-up experienceTCL, PERL, or Python scripting experience is highly preferred
Showing 350 of 27,456 matching similar jobs
- Hardware Engineer
- Hardware Engineer
- Lead Systems Engineer
- HBM/DDR/SERDES DFT Verification Lead Engineer
- Staff Silicon Design Engineer
- ATE Test & Product Development Engineer
- Design Verification Lead Engineer
- Principal Verification Lead Engineer
- Lead Application Engineer
- Staff BMS HW Verification Engineer
- Principal Technical Strategist - Wallet, Payments, and Commerce Engineering
- Touch HW EE Validation Engineer
- Staff SoC Verification Engineer
- Principal Backplane Design Engineer - Hardware Engineering
- Senior Principal FPGA Verification Engineer - $15K Sign On Bonus
- Principal FPGA Verification Engineer - $15K Sign On Bonus
- R&D Hardware Design Engineer (High Speed Analog)
- Benching/Hardware
- Hardware Engineer Lead - production
- Electrical Engineer - Hardware Lead
- Sr Principal Product Engineer (Analog Design Automation)
- Lead Mixed Signal Design Verification Engineer
- Lead Application Engineer
- Lead Mixed Signal Design Verification Engineer
- Autonomy Engineering Specialist
- Chapter Lead - Power Electronics & Controls: Critical Power (Napier, NZ & Richmond, US)
- FPGA Engineer
- Senior Staff - Signal Integrity Engineer
- Test Engineer I
- Fpga Engineer
- PLM & Engineering Delivery Lead / Solution Architect
- Customer Application Systems Design Senior Staff Engineer
- Senior Hardware Engineer - Sensors
- Senior Circuit Test Engineer (BSEE)
- Staff Design Verification Engineer
- Hardware Engineer, II - Sensors
- Senior Operations Engineer, Sub-Same Day Field Engineering
- Sr. GPU/Accelerator Hardware Development Engineer, Annapurna Labs
- Enterprise Field Application Engineer
- Test Engineer