<Back to Search
Lead ASIC DFT Engineer
Millbrae, CAMarch 29th, 2026
Role : Lead ASIC DFT EngineerLocation : San Jose, CA (Remote)Duration : 12 Months Job Description:Experience Required:10+ years of hands-on experience in ASIC Design-for-Test (DFT)Role Summary:We are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.Key Skills Required:Strong hands-on ASIC DFT experience with end-to-end ownershipDeep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debugExperience with Synopsys, Cadence, and Siemens/Mentor EDA toolsStrong background in scan insertion, scan chain stitching, ATPG setup, simulation, debug, and DRC analysisMBIST implementation and verification; SMS experience preferredTessent/SSN experience preferredStrong understanding of PLLs, RTL design, synthesis, LEC, and physical design flowsPost-silicon debug and silicon bring-up experienceTCL, PERL, or Python scripting experience is highly preferred
27,456 matching similar jobs at Interstate Moving Relocation Logistics
- Hardware Engineer
- Hardware Engineer
- Lead Systems Engineer
- HBM/DDR/SERDES DFT Verification Lead Engineer
- Design Verification Lead Engineer
- Principal Verification Lead Engineer
- ATE Test & Product Development Engineer
- Staff Silicon Design Engineer
- Staff BMS HW Verification Engineer
- Lead Application Engineer
- Sr. HW Reliability Engineer, Leo, Product Integrity, Hardware Reliability, Product Integrity
- Principal Technical Strategist - Wallet, Payments, and Commerce Engineering
- Sr Principal Systems Engineer II
- Principal Backplane Design Engineer - Hardware Engineering
- Senior Principal FPGA Verification Engineer - $15K Sign On Bonus
- Staff SoC Verification Engineer
- Hardware Engineer Lead - production
- Benching/Hardware
- R&D Hardware Design Engineer (High Speed Analog)
- Lead Tenable Engineer, Engineering Resolution
- Lead Mixed Signal Design Verification Engineer
- Principal IC Design Verification Application Engineer
- Sr Principal Product Engineer (Analog Design Automation)
- Lead Application Engineer
- Product Engineering Architect
- FPGA Engineer
- Autonomy Engineering Specialist
- Senior Staff - Signal Integrity Engineer
- Customer Application Systems Design Senior Staff Engineer
- Test Engineer I
- Silicon Engineering Manager
- Fpga Engineer
- Senior Hardware Engineer - Sensors
- Senior Circuit Test Engineer (BSEE)
- Staff Design Verification Engineer
- Hardware Engineer I - Base Hardware
- Enterprise Field Application Engineer
- Senior Operations Engineer, Sub-Same Day Field Engineering
- Sr. GPU/Accelerator Hardware Development Engineer, Annapurna Labs
- Test Engineer