<Back to Search
Lead ASIC DFT Engineer
Springfield, MOMarch 29th, 2026
Role : Lead ASIC DFT EngineerLocation : San Jose, CA (Remote)Duration : 12 Months Job Description:Experience Required:10+ years of hands-on experience in ASIC Design-for-Test (DFT)Role Summary:We are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.Key Skills Required:Strong hands-on ASIC DFT experience with end-to-end ownershipDeep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debugExperience with Synopsys, Cadence, and Siemens/Mentor EDA toolsStrong background in scan insertion, scan chain stitching, ATPG setup, simulation, debug, and DRC analysisMBIST implementation and verification; SMS experience preferredTessent/SSN experience preferredStrong understanding of PLLs, RTL design, synthesis, LEC, and physical design flowsPost-silicon debug and silicon bring-up experienceTCL, PERL, or Python scripting experience is highly preferred
Showing 400 of 26,223 matching similar jobs in Shell Valley, ND
- Principal Analog Mixed Signal ASIC Engineer
- Systems Reliability Hardware Engineering Technical Leader
- Senior Hardware Engineer
- Principal Avionics Electrical Engineer
- Senior Microelectronics Test Engineer
- Sr. Member Engineering Staff (Systems)
- 2026 Power and Analog Circuit Engineering Graduate Intern
- Touch HW EE Validation EngineerAustin, TXMarch 20th, 2026
- Senior Embedded Project Manager - Hardware & Systems
- HDL Technical Lead (FPGA)
- HDL Technical Lead (FPGA)
- Senior Systems Test Engineer
- Automotive Hardware Test Engineer: Prototyping & QA
- Specialist, Systems Engineer
- IPU Systems & Hardware Enablement Engineer
- Senior FPGA Tools & Bitstreams Engineer (Equity)
- Hardware Test Lead
- Sr. Member Engineering Staff (Systems)
- MBSE Engineer - Mission Engineering
- HBM/DDR/SERDES DFT Verification Lead Engineer
- Staff Silicon Design Engineer
- ATE Test & Product Development Engineer
- Design Verification Lead Engineer
- Principal Verification Lead Engineer
- Principal Technical Strategist - Wallet, Payments, and Commerce Engineering
- Touch HW EE Validation Engineer
- Lead Application Engineer
- Sr. HW Reliability Engineer, Leo, Product Integrity, Hardware Reliability, Product Integrity
- Staff SoC Verification Engineer
- Test Engineer II
- Lead Field Application Engineer
- EMC Test Engineer
- Senior Advanced Manufacturing Engineer - Electronics
- Electrical Engineer, Hardware Module Lead
- Hardware Design Engineer
- Engineering - Engineer Digital 2
- ASIC Digital Design, Staff - 15274
- Principal Analog Design Engineer
- ASIC Design Verification Technical Leader - Acacia (hybrid)
- Principal Test Engineer (Austin, TX, US)