<Back to Search
Lead ASIC DFT Engineer
Springfield, MOMarch 29th, 2026
Role : Lead ASIC DFT EngineerLocation : San Jose, CA (Remote)Duration : 12 Months Job Description:Experience Required:10+ years of hands-on experience in ASIC Design-for-Test (DFT)Role Summary:We are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.Key Skills Required:Strong hands-on ASIC DFT experience with end-to-end ownershipDeep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debugExperience with Synopsys, Cadence, and Siemens/Mentor EDA toolsStrong background in scan insertion, scan chain stitching, ATPG setup, simulation, debug, and DRC analysisMBIST implementation and verification; SMS experience preferredTessent/SSN experience preferredStrong understanding of PLLs, RTL design, synthesis, LEC, and physical design flowsPost-silicon debug and silicon bring-up experienceTCL, PERL, or Python scripting experience is highly preferred
Showing 300 of 26,223 matching similar jobs
- Senior Hardware Systems Engineer
- Applications Engineering, Staff Engineer - Fluids
- Systems Engineer Senior I
- HW Engineer
- HDL Technical Lead (FPGA)
- Touch HW EE Validation EngineerMillbrae, CAMarch 20th, 2026
- IP Hardware Engineering Leader — Strategy & Delivery
- Sr. Member Engineering Staff (Systems)
- Sr. Member Engineering Staff (Systems)
- Associate Manager, Systems Integration / Test Engineering
- Software Engineer, Hardware Tools and Methodology - New College Grad 2026
- DFT - Staff DFT Engineer
- Sr. Member Engineering Staff (Systems)
- New Product Introduction Engineer
- Communication Systems Engineer
- Lead Systems Engineer
- Sr. Principal Product Engineer (EMIR / PDN Analysis & Power Integrity)
- Communication Systems Engineer
- Senior Test Engineer
- SW Test Engineer
- Field Applications Engineer - Rotational Program
- Field Applications Engineer - Rotational Program
- Design for Test Engineer (Temporary Contract Staff Augmentation Role)
- Senior Model-Based Systems Engineering (MBSE) Systems Engineer
- Senior Systems Engineer Level
- Staff Mixed Signal Design Engineer, Silicon Validation
- Firepower Hardware Engineer (14301)
- Hardware System Engineer - AirPods System Technologies
- Hardware Engineering Manager
- Staff Analog IC Design Engineer (Cedar Rapids, IA, US)
- Principal ASIC Design Verification Engineer
- Sr Engineer - Systems Engineering RAM
- Senior Staff Physical Design Feasibility Engineer
- Liquid Robotics, a Boeing Company Careers - Systems Engineering Manager
- Sr. Model Based Systems Engineer (Will consider all Sr. levels)
- Technical Lead, IC Design
- BSW MCU OS and Multicore Engineer
- Principal Electronics Engineer
- Principal ASIC Engineer/Lead ($400-650k package!)
- Signal Integrity - Principal/Sr. Principal Engineer