<Back to Search
Senior ASIC Design Engineer - Clocks IP
Austin, TXMarch 28th, 2026
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to solve, that only we can take on, and that matter to the world. This is our life’s work, to amplify human creativity and intelligence. Make the choice to join us today.The clocks group is looking for a top-notch ASIC engineer to join the team. The Team is responsible for crafting all aspects of GPU and CPU clocking. The team collaborates with the front design team to understand the clocking requirements for the chip. The clocks team interacts with the floor-planning and back end team to help craft the physical floorplan of the chip. The team explains the programming model to the SW team to come up with an efficient clock programming sequence. The team works with the silicon solution team to triage silicon or programming bugs in the lab.What you'll be doing:As a Clocks team member, you will be architecting the clock domain to satisfy functional, physical and testing design requirements.Engage with multiple teams and design the GPU or CPU clocks to satisfy all the architectural/design/physical constraints.Improve Power, Performance, and Area (PPA) of innovative NVIDIA chips by evaluating trade-offs across DFx, Physical Implementation, Power Optimization and Ease of timing closure to innovate and implement new Clocking topologies in RTL.Collaborate with Physical design and timing team to evaluate Clocking concerns and develop solutions for supporting high speed Clocking.Together with other team members, we deliver clock RTL information to GPU, CPU and SOC verification team, timing and DFT teams.Get involved in end-to-end cycle of ASIC execution starting from micro-arch, design implementation, design fixes, sign-off checks and all the way to Silicon bringup.What we need to see:BS in Electrical Engineering or equivalent experience (MS preferred)3+ years of relevant work experience.Deep understanding of logic optimization techniques and PPA trade-offs.Excellent interpersonal skills and ability to collaborate with multiple teams.Experience in RTL design (Verilog), verification and logic synthesis.Strong coding skills in python or other industry-standard scripting languages.Understanding of sub-micron silicon issues like noise, cross-talk, and OCV effects is a plus.Implementing on-chip clocking networks is a bonusWays to stand out from the crowd:Experience with clocks controller, clocks logic designUnderstanding of system level artifacts like power, noise, etcExperience with scalable designs and architecture.Hands- on silicon debug is a plus.With competitive salaries and a generous benefits package, we are widely considered to be one of the technology world’s most desirable employers. We have some of the most brilliant people in the world working for us and, due to unprecedented growth, our teams are rapidly growing. Are you passionate about becoming a part of a best-in-class team supporting the latest in GPU and AI technology? If so, we want to hear from you.#LI-HybridYour base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 218,500 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and benefits.Applications for this job will be accepted at least until March 13, 2026.This posting is for an existing vacancy.NVIDIA uses AI tools in its recruiting processes.NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.SummaryLocation: US, CA, Santa Clara; US, TX, AustinType: Full time
Showing 850 of 15,558 matching similar jobs in Springbrook, ND
- Staff Engineer, SoC - DFD Design Verification
- Component Engineer - Technical Lead
- Senior Staff FPGA/Firmware Design Engineer
- PCB Design Hardware Engineer - Optical Group (Onsite)
- Automations and Robotics Consultant (.NET, modern architecture) |
- Power Electronics Testing Engineer
- SoC Top-Level Physical Design Engineer
- Field Applications Program - Digital (Santa Clara, CA)
- Electrical Design Engineer, User Products (Starshield)
- Senior Circuit Design Engineer
- Risk-Informed Design Integration Engineer
- Metrology Development Engineer II or Senior Metrology Development Engineer, Texas Institute for Electronics
- Systems Engineer III (Electronics)
- Mechanical Engineer, Consumer Hardware (Starlink)
- Survivability Engineer
- Senior Engineer I-Design (RF)
- Lead Nuclear Effects Engineer
- Principal Engineer, Photonics Design
- Managing Staff Engineer
- Hardware Verification Engineering Co-Op Fall 2026
- Staff Electrical Design Engineer
- Staff Physical Design Engineer - EMIR
- Principal Engineer, Photonics Design
- Industry Quantum Consultant
- Senior Engineer, Physical Design
- ASIC/SOC Silicon Physical Design Engineer
- PDK Engineer (FP-50024280)
- Physical Design Verification Lead (7264)
- Components Engineer - Electronics
- Electrical Electrical Engineer (Digital Design) Rochester, NY - 32517
- Formal Verification Engineer - New College Grad 2026
- Lead Electrical Design Engineer
- Principal Electronics Engineer
- Staff Engineer, GPU Architect
- Staff Engineer, Coherent Interconnect Design Verification
- Test Engineer II
- Electrical Engineering & Computer Science / Patent Agent
- Advanced Quantum Testbed Research Scientist
- Senior Staff Engineer, GPU Debug & Validation Engineer (GPU Si & Emulation)
- Senior FPGA Engineer