<Back to Search
Senior ASIC Design Engineer - Clocks IP
Austin, TXMarch 28th, 2026
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a “learning machine” that constantly evolves by adapting to new opportunities that are hard to solve, that only we can take on, and that matter to the world. This is our life’s work, to amplify human creativity and intelligence. Make the choice to join us today.The clocks group is looking for a top-notch ASIC engineer to join the team. The Team is responsible for crafting all aspects of GPU and CPU clocking. The team collaborates with the front design team to understand the clocking requirements for the chip. The clocks team interacts with the floor-planning and back end team to help craft the physical floorplan of the chip. The team explains the programming model to the SW team to come up with an efficient clock programming sequence. The team works with the silicon solution team to triage silicon or programming bugs in the lab.What you'll be doing:As a Clocks team member, you will be architecting the clock domain to satisfy functional, physical and testing design requirements.Engage with multiple teams and design the GPU or CPU clocks to satisfy all the architectural/design/physical constraints.Improve Power, Performance, and Area (PPA) of innovative NVIDIA chips by evaluating trade-offs across DFx, Physical Implementation, Power Optimization and Ease of timing closure to innovate and implement new Clocking topologies in RTL.Collaborate with Physical design and timing team to evaluate Clocking concerns and develop solutions for supporting high speed Clocking.Together with other team members, we deliver clock RTL information to GPU, CPU and SOC verification team, timing and DFT teams.Get involved in end-to-end cycle of ASIC execution starting from micro-arch, design implementation, design fixes, sign-off checks and all the way to Silicon bringup.What we need to see:BS in Electrical Engineering or equivalent experience (MS preferred)3+ years of relevant work experience.Deep understanding of logic optimization techniques and PPA trade-offs.Excellent interpersonal skills and ability to collaborate with multiple teams.Experience in RTL design (Verilog), verification and logic synthesis.Strong coding skills in python or other industry-standard scripting languages.Understanding of sub-micron silicon issues like noise, cross-talk, and OCV effects is a plus.Implementing on-chip clocking networks is a bonusWays to stand out from the crowd:Experience with clocks controller, clocks logic designUnderstanding of system level artifacts like power, noise, etcExperience with scalable designs and architecture.Hands- on silicon debug is a plus.With competitive salaries and a generous benefits package, we are widely considered to be one of the technology world’s most desirable employers. We have some of the most brilliant people in the world working for us and, due to unprecedented growth, our teams are rapidly growing. Are you passionate about becoming a part of a best-in-class team supporting the latest in GPU and AI technology? If so, we want to hear from you.#LI-HybridYour base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 218,500 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and benefits.Applications for this job will be accepted at least until March 13, 2026.This posting is for an existing vacancy.NVIDIA uses AI tools in its recruiting processes.NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.SummaryLocation: US, CA, Santa Clara; US, TX, AustinType: Full time
Showing 600 of 15,558 matching similar jobs in Springbrook, ND
- Asic/Fpga Design Engineer
- Senior Analog & Mixed-Signal IC Design Engineer
- Project Scientist, Quantum Superconducting Materials & Interfaces
- Senior Hardware Field Quality Engineer — Remote
- Senior Design Engineer
- Acoustics Design Engineer
- Lead Systems Engineer
- Communication Systems Engineer
- Staff Systems Engineer - Atlas Humanoid Product
- SW Test Engineer
- Principal Engineer Aesthetic Medical Device FPGA EE (Bothell, WA)
- R&D Engineer Hardware
- Assistant Professor of Digital Systems Design and/or VLSI Design - Department of Electrical and Computer Engineering #26-28
- ATE Test Development Engineer
- Principal EDA Software Engineer (C++, Characterization)
- Sr. Principal Product Engineer (EMIR / PDN Analysis & Power Integrity)
- Engineer, Senior
- Engineer, Staff
- D365 Architect
- Analog Layout Engineer
- Senior Test Engineer
- Engineer
- Via Fill Operator (PCB Manufacturing) | 3rd Shift
- Senior Electrical Engineer, Design
- Sr. HSIO Validation Engineer, Annapurna Labs Machine Learning Acceleration
- MLA IP Design Verification Engineer, Annapurna Labs
- Sr. WW Specialist, Advanced Computing Architectures, Advanced Computing
- ASIC Verification Engineer, Amazon Leo
- Sr. Phased Array Architect, Amazon Leo
- EMIR Engineer II, Annapurna Labs - Cloud Scale Machine Learning
- Sr. SoC Power Engineer, Annapurna Labs - Cloud Scale Machine Learning
- Product Design Engineer, Amazon Devices-Hardware
- Sr. HSIO Validation Engineer, Annapurna Labs Machine Learning Acceleration
- Sr. ASIC Design Engineer, Blink/Ring ASIC Team
- MLA IP Design Verification Engineer, Annapurna Labs
- Hardware Validation Engineer, NPD Hardware
- Sr. Hardware Reliability Engineer, Infrastructure Reliability & Quality
- MLA IP Design Verification Engineer, Annapurna Labs
- Sr. Staff Engineer - Timing Methodology
- Intern- Integrated Product Services Design