<Back to Search
Lead ASIC DFT Engineer
Birmingham, ALMarch 29th, 2026
Role : Lead ASIC DFT EngineerLocation : San Jose, CA (Remote)Duration : 12 Months Job Description:Experience Required:10+ years of hands-on experience in ASIC Design-for-Test (DFT)Role Summary:We are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.Key Skills Required:Strong hands-on ASIC DFT experience with end-to-end ownershipDeep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debugExperience with Synopsys, Cadence, and Siemens/Mentor EDA toolsStrong background in scan insertion, scan chain stitching, ATPG setup, simulation, debug, and DRC analysisMBIST implementation and verification; SMS experience preferredTessent/SSN experience preferredStrong understanding of PLLs, RTL design, synthesis, LEC, and physical design flowsPost-silicon debug and silicon bring-up experienceTCL, PERL, or Python scripting experience is highly preferred
Showing 300 of 26,569 matching similar jobs
- Sr. Member Engineering Staff (Systems)
- Sr. Member Engineering Staff (Systems)
- Software Engineer, Hardware Tools and Methodology - New College Grad 2026
- DFT - Staff DFT Engineer
- New Product Introduction Engineer
- Senior Hardware Field Quality Engineer — Remote
- Communication Systems Engineer
- Lead Systems Engineer
- Senior Model-Based Systems Engineering (MBSE) Systems Engineer
- SW Test Engineer
- Sr. Principal Product Engineer (EMIR / PDN Analysis & Power Integrity)
- Senior Test Engineer
- Design for Test Engineer (Temporary Contract Staff Augmentation Role)
- Hardware Systems Engineering
- Field Applications Engineer - Rotational Program
- Hardware System Engineer - AirPods System Technologies
- Principal Analog Electrical Engineer
- Senior Principal Design Verification Engineer - FPGA - (Sign-on Bonus)
- FAST Labs - Principal RF Systems Research Engineer
- FAST Labs - Product Line Discipline Lead Hardware Engineer
- Principal Backplane Design Engineer - Hardware Engineering
- FAST Labs - Product Line Discipline Lead Hardware Engineer
- Head of Hardware
- Engineering Manager, RF Hardware
- Product Validation Engineer (Analog Circuit Design)
- Verification Field Application Engineer - Simulation - San Jose, CA
- Environmental Systems Test Engineer (2nd/3rd Shift)
- Principal Product Engineer (Analog Design Automation)
- Sr. Staff Test Engineer
- Autonomy Engineering Specialist
- R&D Engineering Specialist
- Engineer, Staff
- Engineer, Senior
- Senior Analog/Mixed Signal Design Engineer
- Field Engineer
- Manufacturing Test Engineer
- SOC Strategic Product Design Engineer
- Hardware Engineer II - Base Hardware
- Head of Compute Hardware
- Hardware Engineer I - Sensors