<Back to Search
ASIC Design Engineer - Cache Controller
Santa Clara, CAApril 2nd, 2026
**Role Number:** 200624413-3760**Summary**Apple is building the world's fastest highly parallel mobile processing systems. Our high-bandwidth multi-client memory subsystems are blazing new territory with every generation. As we increase levels of parallelism, bandwidth and capacity, we are presented with design challenges exacerbated by clients with varying but simultaneous needs such as real-time, low latency, and high-bandwidth. In this role, you will work on crafting special purpose cache and controller which is part and parcel of the SOC memory hierarchy.**Minimum Qualifications**+ 10 + years of full time ASIC design experience+ memory system development+ RTL/micro-architecture definition+ PPA (performance/power/area) analysis+ Cache design background including an understanding of different memory organizations and tradeoffs.+ Hands on Experience with multi-processor cache coherence protocols+ B.S. in a relevant field**Preferred Qualifications**+ Knowledge of high-performance coherent memory systems or interconnect architectures+ Knowledge of high-performance DRAM controller+ M.S in a relevant field.Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
685 matching similar jobs near Santa Clara, CA
- Sr. Hardware Design Engineer - x86 / GPU / HPC (27752)
- Hardware Manager, Post-Silicon Electrical Validation
- Hardware Engineer (onsite)
- System-on-Chip Design Engineer
- Senior Subsystem Validation Engineer
- Staff Data Center 3D Design Engineer
- Hardware System and Board Failure Analysis Technical Lead
- Hardware Engineer (hybrid)
- Senior PIC Design Engineer
- RF Design Electrical Engineer II
- Printed Circuit Board Designer
- Senior Design Verification Engineer
- Lead RTL Design Engineer
- Design Engineer V/ASIC Power Engineer
- Senior Design Verification Engineer
- Technical Director: Analog, Mixed-Signal & RF IC Design
- HW Design Engineer III
- Staff Electronics Engineer- Propulsion Controller
- Electrical Test Engineer, Power Electronics
- Entry Level Embedded Linux Software Engineer
- Senior Analog & Mixed-Signal Layout Engineer
- Chip Lead: Analog & Mixed-Signal Layout Engineer
- Summer 2026 Intern - Failure Analysis Engineering
- Test Engineer I
- Summer 2026 Intern - R&D Engineering (Ph.D. Only)
- Test Engineer (6121)
- Digital/RTL IC Design Engineer
- Senior Digital/Mixed-Signal IC Design Engineer
- Principal PCIe Systems Applications Engineer
- Senior Silicon Validation Engineer
- Electrical Validation Engineer - Server Domain
- Technical Staff Engineer - Design (FPGA Fabric)
- 2026 Summer intern - Test Development Engineer
- Manufacturing - Reliability Engr 4
- Senior DV Engineer
- Lead DFT Engineer
- Senior Physical Design Engineer
- Component Engineer - Technical Lead
- Senior Server Product Manager - Cloud & Data Solutions
- Head of Blockchain Engineering