<Back to Search
ASIC Design Engineer - Cache Controller
Santa Clara, CAApril 2nd, 2026
**Role Number:** 200624413-3760**Summary**Apple is building the world's fastest highly parallel mobile processing systems. Our high-bandwidth multi-client memory subsystems are blazing new territory with every generation. As we increase levels of parallelism, bandwidth and capacity, we are presented with design challenges exacerbated by clients with varying but simultaneous needs such as real-time, low latency, and high-bandwidth. In this role, you will work on crafting special purpose cache and controller which is part and parcel of the SOC memory hierarchy.**Minimum Qualifications**+ 10 + years of full time ASIC design experience+ memory system development+ RTL/micro-architecture definition+ PPA (performance/power/area) analysis+ Cache design background including an understanding of different memory organizations and tradeoffs.+ Hands on Experience with multi-processor cache coherence protocols+ B.S. in a relevant field**Preferred Qualifications**+ Knowledge of high-performance coherent memory systems or interconnect architectures+ Knowledge of high-performance DRAM controller+ M.S in a relevant field.Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
680 matching similar jobs near Santa Clara, CA
- Acoustics Design Engineer
- Senior Physical Design Engineer(7051)
- CAD HW-SW Infrastructure Engineer
- SoC Physical Design Engineer, STA/Timing
- Senior Design Engineer
- FPGA Engineer
- Engineer, Senior
- Hardware Design Engineer
- DFT Architect
- Analog SoC Architect
- Hardware Design Engineer - Embedded x86
- SoC Design Verification Engineer
- Senior Staff FPGA Compiler Software Engineer
- BMS HW Systems Engineer [AEH]
- Staff Electronics Engineer - Microcontroller and Sensors
- Manager, Propulsion Power Electronics
- Senior Staff Engineer, Digital Verification
- EMC Test Engineer
- Staff BMS HW Verification Engineer
- Spacecraft Test Engineering Manager
- Sr. Principal Product Engineer (EMIR / PDN Analysis & Power Integrity)
- Product Validation Engineer (Analog Circuit Design)
- Signal/Power Integrity Engineer
- Principal Signal and Power Integrity Engineer
- Application Engineering Director - IC Design Verification
- Sr. Principal AE - Verification IP, HPC Protocols
- RTL-GDSII, Sr Application Engineer
- Lead Application Engineer - Custom IC Design and Implementation
- Staff Engineer, PCB Manufacturing (Production)
- Staff Power Electronics Engineer
- Signal and Power Integrity Technical Lead (Hybrid)
- Lead HW Post-Silicon Validation Engineer
- Sr. Manager, ASIC Design
- Optical Systems Engineer
- Sr. Design Verification Engineer
- Staff Field Applications Engineer
- Lead RTL Design Engineer
- Associate Test Engineer 1 (Shift 1) & (shift 2)
- Design For Test Engineer III (IC)
- Principal R&D IC Design Verification Engineer (up to 500k pkg!)