<Back to Search
System IP / RTL Design Engineer
Austin, TXMarch 30th, 2026
Job DescriptionVerticalTechnicalDescriptionKey responsibilities include: • Work on RTL design of System IP blocks • Work independently while closely collaborating with other designers as well as members of verification, physical design, performance and power teams • Work on developing and maintaining Front-End Tools, Flows and Methodologies • Work on creating scripts that automate repetitive daily tasks of team members • Support Silicon bring-up activitiesRequirementsMinimum requirements: • Proficient in RTL design using Verilog and System Verilog • Experienced in setting up and maintaining front-end tools for Synthesis, LEC, Lint and Low Power Analysis • Excellent debug and problem-solving skills. Experienced in Silicon bring-up activities • Experienced in timing and coverage closure • Proficient with UNIX/Linux and programming languages such as PERL, Python, TCL, and Unix Shell Scripting • Prior experience of having worked with interconnects, caches and/or cache coherency would be an added advantage Preferred candidate will possess the following: • Verilog/System Verilog • GIT • Perl • Python • Tcl/Tk • C/C++ • Jenkins, Jira
43,230 matching similar jobs in Springbrook, ND
- Senior GSI Solutions Architect - Global Partnerships Lead
- Lead Photonics Test Infrastructure Engineer - Automation
- Network engineer
- Senior Release DevOps Engineer - CI/CD & Cloud Automation
- Senior Cloud Architect - Defense & Aerospace - Melbourne, FL
- Senior Solution Architect - Cloud Specialist
- Lead IP/SOC Verification Engineer
- Senior Network Engineer
- Network & Infrastructure Engineer
- Cloud Infrastructure Architect
- Senior VMware Virtualization Architect, Hybrid Cloud
- Azure Infra Engineer - Terraform & Automation
- Senior Principal Software Engineer - DevSecOps (Secret)
- Senior SAP PP System Architect (ECC/S4HANA)
- Infrastructure and Build Systems Engineer - New College Grad 2026
- Software Development Engineer in Test (SDET)
- Infrastructure Engineer || Denver, CO ONSITE || Contract
- MLA IP Design Verification Engineer, Annapurna Labs
- CPU Core Design Verification Engineer
- MLA IP Design Verification Engineer, Annapurna Labs
- GPU DFT Design Verification Engineer
- Design Verification Engineer
- Senior Build and Release Engineer, Apple Services Engineering
- Design Verification Engineer
- Wireless Design Verification Engineer
- Senior Terraform Engineer
- Automation and Design Test Engineer
- Platform Engineer - ASE Enterprise
- Senior Data Integration (Team Lead) - INSCOM DCD
- Senior SDET
- Design Verification Engineer
- Design Verification Engineer - ASIC/UVM/SystemVerilog
- Memory/DDR IP Verification Engineer
- Sr Manager, Solutions Architect, Training and Certification
- Sr. Formal Verification Engineer, Annapurna Labs
- ServiceNow Development Engineer, Leo Devices and Systems Infrastructure, Amazon Leo Enterprise Technology
- Automation and Design Test Engineer
- Sr. Product Design Engineer, Data Center Engineering, Electrical Products and Services
- Senior Wireless Network Reliability Engineer
- Tech Infra Program Manager I, Network Design and Deployment Team (NIDD)