<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 950 of 42,977 matching similar jobs in Springbrook, ND
- Sr. Analog Electrical Engineer
- Hardware Engineer I - Sensors
- Engineer
- Engineer
- ASIC Design Engineer, Cloud-Scale Machine Learning Acceleration team - Annapurna Labs
- Sr. HSIO Validation Engineer, Annapurna Labs Machine Learning Acceleration
- Analog/Mixed-Signal Design Engineer
- Mechanical Design Engineer - Electronics Manufacturing - Base Salary to 80k/year - Middletown, PA
- DC Infra Eng II - AMZ9742717
- Sr Manager, Solutions Architect, Training and Certification
- PCB Layout Engineer, Amazon Leo
- Sr. Phased Array Architect, Amazon Leo
- Sr. ASIC Design Engineer, Blink/Ring ASIC Team
- Physical Design Engineer, Annapurna Labs
- Hardware Development Engineer, AWS, Storage and Accelerator team
- Senior CAD Engineer, ASIC Development Infrastructure, RTL Design
- Senior Solutions Architect, AGS Automotive & Manufacturing, AGS Automotive & Manufacturing
- Sr. GPU/Accelerator Hardware Development Engineer, Annapurna Labs
- RF System Analyst, Amazon Leo
- Sr Hardware Dev Engineer, OEM Solid State Drives Team
- Sr. Hardware Reliability Engineer, Infrastructure Reliability & Quality
- Sr. ASIC Design Engineer, Blink/Ring ASIC Team
- Sr. HSIO Validation Engineer, Annapurna Labs Machine Learning Acceleration
- Senior FPGA Engineer, LEO Payload FPGA, Amazon Leo Hardware Development
- Manager, Drone HW Engineering, Prime Air
- ASIC Design Engineer, Cloud-Scale Machine Learning Acceleration team - Annapurna Labs
- Application-Specific Integrated Circuit (ASIC) Engineer Internship - 2026 (US)
- Sr. HW Engineering Program Manager, eero Hardware
- Phased Array Systems Engineer, Amazon Leo
- Hardware Development Engineer, AWS, Storage and Accelerator team
- RF System Engineer, Amazon Leo
- Electrical Design & Verification Engineer (DVE), Leo Optical ISL Development
- Sr. HW Reliability Engineer, Kuiper, Product Integrity, Hardware Reliability, Product Integrity
- ATE Test Engineer, Amazon Leo Silicon Team
- Signal Integrity & Power Integrity Engineer, Amazon Leo
- Electrical Design Engineer, Amazon Leo OISL
- Senior Software Development Engineer, Amazon Security
- Sr. Communication Systems Design Engineer, Wireless Systems
- Software Development Engineer, Core Shopping
- Principal SoC RTL Engineer