<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 800 of 34,780 matching similar jobs in Springbrook, ND
- Senior Space Systems Engineer, Viasat Government
- HW Post-Silicon Validation Engineer
- Uncrewed Air System Test and Hardware in the Loop Engineer
- Senior Camera Hardware Engineer
- Principal Digital Design Engineer
- Hardware FPGA Design Engineer - Acacia (Hybrid)
- Systems Engineer
- Quantum Architect (Design)
- SENIOR PRINCIPAL ENGINEER - OPTICAL COMMUNICATIONS & AVIONICS - TeraWave
- Avionics Hardware Engineer - TeraWave
- 2026 Power and Analog Circuit Engineering Graduate Intern
- RFIC Design Engineer - TeraWave
- Sr. Principal Applications Engineer - High Performance Power
- Senior System Design Engineer
- Senior Microelectronics Test Engineer
- Hardware Security Engineer IV (Electrical):
- Touch HW EE Validation EngineerAustin, TXMarch 20th, 2026
- Engineer - Container Closure Integrity Design, Testing & Equipment Validation (JP14727)
- SoC Power Validation Engineer
- Silicon Validation Engineer
- Silicon Validation Software Engineer - High Speed IO Validation
- Silicon Validation Engineer
- HDL Technical Lead (FPGA)
- System Compute Validation EPM - Apple Vision ProSan Diego, CAMarch 20th, 2026
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- Linux PCIe Device Driver Developer - Hybrid
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- Senior RF Design Engineer
- SPY-6 Array Build, Integration and Testing Integrated Product Team Lead (IPTL)
- Principal Senior Engineer - FPGA Design - $15K Sign On Bonus
- Test Engineer
- Data Center Design/Architect
- Engineer Senior Principal II - Lead Test Engineer
- Validation Specialist (Cleaning-In-Place)
- Validation Specialist (Cleaning-In-Place)
- Validation Specialist (Cleaning-In-Place)