<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 600 of 33,773 matching similar jobs in Springbrook, ND
- Principal Mixed-Signal/Analog Design Engineer
- Temporary Validation and Testing Specialist
- Temporary Validation and Testing Specialist
- Analog & Digital Power Supply Electrical Design Engineer
- S/4 OTC Solution Architect
- Staff Analog & Mixed-Signal Design Engineer
- Field Applications Engineer - Rotational Program
- Senior Analog IC Design Engineer
- Satellite Communications System Architect
- Signal Integrity Principal Engineer
- Hardware Engineer
- Signal Integrity Principal Engineer
- Virtual Hardware Engineer
- Senior Solutions Engineering Leader
- Senior Software Engineer (Product)
- Senior Software Engineer, Community Support Engineering
- Remote Principal Solutions Architect Conversational AIRemoteMarch 26th, 2026
- Remote Senior Rust and Substrate Engineer (QA) - Analog
- Defense Power Systems Sales Engineer (Remote)
- Remote 8‐Layer PCB Design Engineer – Altium (Contract)RemoteMarch 26th, 2026
- Remote Gaming Test Engineer & Math Validation LeadRemoteMarch 26th, 2026
- Senior MMIC & HPA Design Engineer (Remote)RemoteMarch 26th, 2026
- Remote Validation Engineer — Biopharma CSV & GMPRemoteMarch 26th, 2026
- Principal Field Solution Architect, REMOTE UTRemoteMarch 26th, 2026
- Sr. Hardware Development Eng/Signal Integrity, PCIe and Signal Integrity Team
- Senior Performance Test Engineer - LoadRunner & Citrix
- Senior Altium PCB Design Engineer — 8‐Layer, Remote ContractRemoteMarch 27th, 2026
- Remote SoC RTL Design Engineer with 401K MatchRemoteMarch 27th, 2026
- Specialist, Integration and Test Engineering
- Senior Specialist, Integration and Test Engineerin
- ASIC/FPGA Design Engineering Manager
- Embedded Hardware Design Engineer
- Parametric Test Engineer, Texas Institute for Electronics
- Senior Analog IC Design Engineer
- Microwave Test Engineer III - TeraWave
- Analog Electronics Design Engineer II
- Microwave Test Engineer III - TeraWave
- Principal Precision Analog/Power Electronics Engineer
- ASIC/FPGA Hardware Engineer for Cryptographic Systems
- Mixed-Signal Electronic Design Engineer 2