<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 300 of 40,686 matching similar jobs in Shell Valley, ND
- Debug SoC Design Engineer
- SOC Verification Engineer
- SoC Design/Integration u0026 Synthesis Engineer
- SerDes System Validation Engineer
- Staff BMS HW Verification Engineer
- Need submission details for Senior Verification Engineer, Pleasanton, CA, Onsite
- V and V Engineer / System Verification Engineer
- Staff SoC Verification Engineer
- Verification Engineer
- FPGA Design/Verification Engineer
- Hardware Verification Engineering Co-Op Fall 2026
- Senior ASIC Design Engineer
- Engineering - Sys Integratn/Test Eng
- Sr. Formal Verification Engineer, AI Hardware
- GPU Validation Engineer
- V&V Engineer/System Verification Engineer
- Firmware Validation EngineerSan Mateo, CAMarch 28th, 2026
- Rule Validation Engineer@Onsite - Louisville, KY
- Electrical Validation Engineer - Server Domain
- Mixed-Signal / Senior Verification Engineer | Series-D Semiconductor Innovator
- Validation Engineer
- Senior Verification Engineers / Mixed Signal Verification Engineer
- SPE Digital Verification Engineer
- Senior R&D IC Design Verification Engineer (up to $300k)
- Senior SoC Verification Engineer
- Senior SoC Verification Engineer
- Verification Engineer - Compilers C++
- CPU Formal Verification Engineer
- Senior Formal Verification Engineer
- Senior Verification Engineer - Hardware
- Senior ASIC Design Engineer
- Principal Digital Verification Engineer
- Lead Design Verification Engineer
- Principal System Validation Engineer (AI Fabric Switches)
- Senior ASIC VLSI Synthesis and Design Engineer
- Lead Verification Engineer
- Design/Hardware Verification Engineer - Active Secret Clearance Required
- ASIC Design Engineer
- Hardware Test Engineer (Aerospace)
- Senior Staff Engineer Pre-Silicon Verification AMS