<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 250 of 41,987 matching similar jobs in Colgate, ND
- Front End Design Engineer Intern (Summer 2026)
- Jasper Formal Verification - Sr Principal Application Engineer
- System Level Test Engineer
- Analog Design Manager, Power & Clock IP for SoC Platforms
- Senior Electronics & Systems Tester Lead
- Senior ESX & VMKernel Validation Engineer
- VLSI Design Engineer - Server/Data Center & AI IPs
- Senior GPU Memory System Architect
- Lead Design Verification Engineer
- 3D IC Solutions Engineer - Package Design Engineer - EDA
- Senior Medical Device R&D Test Engineer - Validation
- Senior Package Design Engineer
- Lead Formal Verification Engineer
- Wireless Design Verification Engineer
- AMS SerDes Robustness Analysis Validation Architect
- SoC Design/Integration u0026 Synthesis Engineer
- Senior Validation Engineer (up to $290k package)
- Senior SoC Verification Engineer
- Validation Engineer
- Senior SoC Verification Engineer
- Senior Verification Engineer - Hardware
- GPU Design Verification Engineer
- Board Level Validation Engineer
- CPU Formal Verification Engineer
- Senior Formal Verification Engineer
- Senior ASIC Design Engineer
- Verification Engineer
- FPGA Design/Verification Engineer
- Senior Digital Verification Engineer 4 - 23335 (FS Poly Required)
- Senior ASIC VLSI Synthesis and Design Engineer
- Lead Verification Engineer
- Principal Verification Lead Engineer
- V and V Engineer / System Verification Engineer
- Electrical Validation Engineer - Server Domain
- Hardware Verification Engineering Co-Op Fall 2026
- Mixed-Signal / Senior Verification Engineer | Series-D Semiconductor Innovator
- Senior R&D IC Design Verification Engineer (up to $300k)
- Mixed Signal Verification Engineer
- V&V Engineer/System Verification Engineer
- SPE Digital Verification Engineer