<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 700 of 41,260 matching similar jobs in Colgate, ND
- Sr. Model Based Systems Engineer (Will consider all Sr. levels)
- Sr. Systems Engineer (Will consider all Sr. levels)
- Systems Engineer for Embedded Microsystems Architecture and Design
- Avionics FPGA Firmware Engineer
- Senior Software Engineer, Reliability Infrastructure
- Senior Hardware Integration and Test Engineer
- Electronics Design Manager
- Global Clinical System Engineer II
- Senior/Principal Hardware ASIC Validation Engineer
- Mission Systems Engineer
- Aerospace Engineer, Spacecraft Architect (will consider all Sr. Levels)
- Hardware Engineering Internship
- Analog Design Engineer 2
- TEMPEST Engineer, Viasat Government
- Senior Mixed Signal Electronics Design Engineer
- Senior Digital Electronics Design Engineer
- Sr. Hardware Design Engineer - x86 / GPU / HPC (27752)
- Senior Mechanical Systems Engineer, Texas Institute for Electronics
- ASIC/FPGA Hardware Engineer for Cryptographic Systems
- Quality Systems Engineer - Internship - Summer 2026
- Senior Electronics Design Engineer
- Senior Electronics Test Engineer
- Quality Engineer
- 5G Devices Hardware Engineer
- Mixed-Signal Electronic Design Engineer 1
- Senior Manager-Electronics Hardware
- Chief Systems Engineer (Missile Warning Integration and Test)
- Electronics Test and Assembly Engineer
- Senior Systems Engineer, Pressurized Lunar Rover - Space Systems
- Sr. Mixed Signal Design Engineer for Space-based Communications - TeraWave
- Senior Subsystem Validation Engineer
- Windows GPU Validation Engineer
- Avionics Hardware Engineer III - Spacecraft Systems
- Training Hardware & Test Engineer - II
- Senior Hardware Engineer - TeraWave
- RFIC Design Engineer - TeraWave
- Staff Hardware Systems Design Engineer
- Senior Hardware Systems Engineer
- Architect - Comsys and DSP System - TeraWave
- HW Engineer