<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 1,000 of 40,280 matching similar jobs in Calio, ND
- Analog IC Design Engineering Intern - MS/PhD
- Experienced Analog/Mixed Signal IC Design Engineer
- Electronics Test Engineer
- Test Technician II (2nd Shift)
- Staff System Software Integration and Validation Engineer
- Analog Design Manager (Power & Clock IP)
- Electrical Design Engineer
- Staff Analog IC Design Engineer (Cedar Rapids, IA, US)
- NPD Product Technical Lead-Electronics
- Jr PCB/Systems Design Engineer
- Lead Electrical Design Engineer
- Software Validation Engineer, Thermal Systems
- Global SOC Design Engineer
- Technical Lead, IC Design
- Staff Product Development Engineer - ATE Content Developer
- Altium PCB Designer
- Test Engineering Manager
- Senior Staff Physical Design Feasibility Engineer
- Senior FPGA Engineer
- Sr. Model Based Systems Engineer (Will consider all Sr. levels)
- RF Design/Integration Engineer
- Senior Hardware Reliability Engineer
- Sr. Electrical Design Engineer
- Electrical Design Engineer, Multilayer PCBA & System Design (Altium & EPLAN)
- ASIC/SOC Micro-Architect and RTL Design Engineer (Security)
- Electrical / PCB Design Engineer (Clean Sheet/Motion Control)
- Mixed Signal Design Validation Engineer
- Principal Electronics Engineer
- Staff Quality Engineer (Design)
- Multi-Discipline Engineer
- Hardware Validation Engineer II
- High Speed AI Interconnect Signal Integrity Engineer
- Senior Engineer, Package Design
- Sr Design Engineer (AI Chips)
- Intern, Power Hardware Development
- 9854 Senior Computer System Validation Consultant
- Control Law Validation & Verification Engineer
- FPGA Engineer ( San Diego, CA ) 15547
- Product Developer Verification and Validation Engineer
- Principal ASIC Engineer/Lead ($400-650k package!)