<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 400 of 41,260 matching similar jobs
- Temporary Validation and Testing Specialist
- Sr. Model Based Systems Engineer (Will consider all Sr. levels)
- Test Technician II (2nd Shift)
- Temporary Validation and Testing Specialist
- Lead R&D Software Engineer, Software/Hardware Integration
- NTN/5G UE Systems Architect
- Hardware Engineer (High-speed IO/Testing) (Onsite)
- Temporary Validation and Testing Specialist
- Hardware Engineer I (Intern) - United States
- Sr Hardware Test and Packaging Engineer
- Software Engineer for Athlete Performance Research
- Distinguished Hardware Engineer
- Principal Analog & Mixed-Signal Design Engineer
- Principal Wireless IC System Architect
- Regulatory Specialist II (Dept. of Electrical & Computer Engineering
- Sr. Solution Architect, ITOM
- Dermatology Physician
- Sr. Principal Applications Engineer - High Performance Power
- Test Engineering Intern (Software)
- Bilingual SOLIDWORKS Application Engineer
- Systems Integrator / Test Engineer
- Head of Hardware Product - Family OS & Consumer Electronics
- Senior Product Manager(Integration) - San Francisco
- Remote App Security Engineer II - Build Secure Apps
- Remote PWB Designer — High-Density PCB Layout
- PCB Designer - REMOTERemoteMarch 26th, 2026
- Senior Quadient Inspire Architect — Remote
- Senior Automated Test Engineer – RemoteRemoteMarch 26th, 2026
- Remote Edge ML Engineer — On-Device Android AI
- Senior DoD Test Engineer - Remote, Secret ClearanceRemoteMarch 26th, 2026
- Software Quality Engineer, Level 3 — Remote/HybridRemoteMarch 26th, 2026
- Senior QA & Test Lead (Remote)RemoteMarch 26th, 2026
- Hardware Engineer II
- Performance Architect (Austin)
- Solution Architect (San Diego)
- Remote Costpoint Architect | Integrations & Migrations Lead
- Senior FPGA Design Engineer
- Senior Systems Lead Engineer (MK-48 Torpedo Systems)
- Senior RTL Logic Digital Design Engineer (Mixed-Signal IC's)
- Battery Design Engineer