<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 650 of 41,199 matching similar jobs
- Senior Backend Engineer - HealthTech Platform (Remote/Hybrid)
- Senior Data Center Solutions PM - Systems & HW+SW
- Senior GPU Clocking & Timing Engineer
- Spacecraft Systems Software Engineer Intern
- Principal IT Architect - Manufacturing and Quality
- Architecture Formal Verification Lead Santa Clara, California, United States
- Principal Power Electronics - EPS Architect
- Senior PCB/ECAD Designer - Rigid/Flex Boards (DoD)
- Principal AI Automation Engineer - Lead Multi-Agent Systems
- Lead Application Test Engineer - Analog & Power (Semiconductors)
- Python Software Engineer for Testing & Validation
- Senior SAP Integration Architect & Tech LeadMiami, FLMarch 27th, 2026
- Distinguished Engineer - Data Center System Software Architect
- Senior SAP Integration Architect & Tech Lead
- Manual Test Engineer (Intern/Analyst)
- Test Engineer
- Asic/Fpga Design Engineer
- Hardware Simulator Engineer/Operator
- Lead, Integration and Test Engineering
- Principal Software Test Engineer - 2 Openings
- Senior Instrumentation & FPGA Engineer for Accelerator Systems
- Senior Analog & Mixed-Signal IC Design Engineer
- Senior Hardware Field Quality Engineer — Remote
- Hardware Engineer (founding)
- Design Assurance Technician II - 1st Shift
- Sr. Quality Engineer (Post Market)
- Lead Mixed Signal Design Verification Engineer
- RF System Analyst, Amazon Leo
- Principal Power Electronics Engineer I
- IC Package Design Engineer
- Senior Principal Design Verification Engineer - FPGA - (Sign-on Bonus)
- R&D IC Systems Engineer
- Technical Intern, Analog Power Design
- Sr. Engineer
- Senior Robotics Hardware Engineer
- (Senior) Qualification / Validation Engineer (w/m/d)
- Sr. ASIC Design Engineer, Blink/Ring ASIC Team
- INTERNSHIP: BIOVIA Quality Engineer
- D365 Architect
- Circuit Design Engineer - Library