<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 950 of 42,530 matching similar jobs
- Interconnect Performance Verification and Emulation Engineer
- Senior Software Quality Engineer - Impactful R&D, Cambridge
- Senior Backend Engineer - HealthTech Platform (Remote/Hybrid)
- Senior Data Center Solutions PM - Systems & HW+SW
- Principal IT Architect - Manufacturing and Quality
- Senior PCB/ECAD Designer - Rigid/Flex Boards (DoD)
- Security Software Engineer Intern: WAF/BOT (Go)
- Principal Power Electronics - EPS Architect
- Staff Software Test Engineer
- Principal AI Automation Engineer - Lead Multi-Agent Systems
- Distinguished Engineer - Data Center System Software Architect
- VP, A&D PCB Sales & Strategic Growth
- Senior FPGA Engineer: Low-Latency SoC Focus
- DFT - Staff DFT Engineer
- Embedded Systems Engineer - AI Hardware PlatformSunnyvale, CAMarch 27th, 2026
- Software Engineer II: Build Scalable Enterprise Systems
- AUTOSAR BSW Engineer
- Senior .NET/Angular Software Architect
- Senior GSI Solutions Architect - Global Partnerships Lead
- Software Development Engineer II Ann Arbor, Michigan
- Senior CPU Microarchitecture & Logic Design Engineer, Out-of-Order Execution
- Robotics Software Test Engineer - Medical Devices
- Pr. Software Engineer, Quality
- Clinical Systems Lead: Validation & Compliance
- Test Automation Hardware Engineer
- Aerospace Systems Test & Integration Engineer
- Senior IC Design Engineer: IO SI & PD + Equity
- Senior Software Engineer - Deep Learning Compiler Verification and Infrastructure
- Applications Engineer: Design, Validate & Deliver Solutions
- Senior IC Design Engineer: IO, SI & PD Expert
- Staff Software Engineer - Virtual Lab Architect (Secret)
- Senior Full-Stack PHP Engineer: Build Global WP Solutions
- Senior VMware Virtualization Architect, Hybrid Cloud
- Remote SDET: Automate Quality for VA Systems
- Senior Data Center Architect: Mission-Critical Design Lead
- Salesforce Agentforce Lead \ Architect (Remote)Boise, IDMarch 28th, 2026
- Systems Architect - DoD C2/MBSE Expert (Secret Clearance)
- Head of Quality & System Build - Medical Devices
- Senior Application Architect
- Principal Field Solution Architect, REMOTE OROregon, WIMarch 28th, 2026