<Back to Search
Design Verification Engineer
**Role Number:** 200645068-0240**Summary**At Apple, we work to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer. As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage.Furthermore, you will learn to develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling all features under your care, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage.**Minimum Qualifications**+ Bachelor's degree required**Preferred Qualifications**+ Deep knowledge of SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Proven experience with verification methodologies and tools such as simulators, waveform viewers+ Build and run automation, coverage collection, gate level simulations+ Some UVM knowledge, C/C++ level knowledge+ Deep experience with serial protocols such as PCIe or USB, parallel protocol such as DDR+ Basic knowledge of formal verification methodology+ Some experience with power-aware (UPF) or similar verification methodology+ Knowledge of one of the scripting languages such as Python, Perl, TCL+ Some working experience using LLMs for efficiency and qualityApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 550 of 39,983 matching similar jobs
- Senior FPGA Engineer
- Printed Circuit Board Design Engineer
- Senior iOS Engineer — Build the Travel App (Hybrid)
- ICT (In-Circuit) TEST TECHNICIAN (Senior) (1st Shift)
- Cleaning Validation Engineer
- Senior Software Engineer - Deep Learning Compiler Verification and Infrastructure
- Senior IC Design Engineer: IO SI & PD + Equity
- Test Automation Hardware Engineer
- User Validation and Test Engineering Tech. Specialist - Release FocalEverett, WAMarch 20th, 2026
- User Validation and Test Engineering Tech. Specialist - Release Focal
- User Validation and Test Engineering Tech. Specialist - Release FocalMukilteo, WAMarch 20th, 2026
- Software Engineering Lead
- Design Functional Test Engineer
- User Validation and Test Engineering Tech. Specialist - Release Focal
- Quality Engineering Architect
- Q/A Test Engineer III - Data Validation
- Hardware Reliability Engineer (Starlink)
- Power Validation Engineer
- Senior Power IC Design Engineer - Equity & Impact
- SerDes Circuit Design Engineer
- Senior Systems Requirements Engineer - Cloud Medical Devices
- Hardware Engineering Manager: Lead PCB Design & Systems
- Principal Digital Identity Engineer
- Principal Analog & Mixed-Signal Design Engineer
- Software Development Architect: Scale Identity & Billing
- Embedded Systems Engineer - AI Hardware PlatformSunnyvale, CAMarch 20th, 2026
- Senior GSI Solutions Architect - Global Partnerships Lead
- Design Quality Engineer Software
- Clinical Systems Lead: Validation & Compliance
- AUTOSAR BSW Engineer
- Principal QA Engineer - Remote/Hybrid Lead
- Sr. SSD Application Engineer
- Robotics Software Test Engineer - Medical Devices
- Pr. Software Engineer, Quality
- Senior iOS Architect - Creator Tools for Creative Apps
- Senior CPU Microarchitecture & Logic Design Engineer, Out-of-Order Execution
- Blue Yonder Solution Architect- Planning Systems
- Senior or Staff Systems Engineer - Medical Devices
- Aerospace Systems Test & Integration Engineer
- GUI Software Engineer - Hybrid Healthcare UX