<Back to Search
Design Verification Engineer
Los Angeles, CAMarch 31st, 2026
**Role Number:** 200627340-1756**Summary**At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers daily.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture. You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. A mindset to break the design is highly desirable.Furthermore, you will develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling features, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage. You will also be expected to make use of LLM and related technologies to achieve efficient execution and improved quality.**Minimum Qualifications**+ BS degree in technical subject area with minimum 10 years of proven experience or equivalent**Preferred Qualifications**+ Deep knowledge of OOP, SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Strong experience with verification methodologies and tools such as simulators, waveform viewers, Build and run automation, coverage collection, gate level simulations+ Working experience using LLMs for efficiency and quality+ Experience with power-aware (UPF) or similar verification methodology+ Excellent knowledge of one of the scripting languages such as Python, Perl, TCL+ Experience with serial protocols such as PCIe or USB, parallel protocol such as DDR is a plus but not required+ Knowledge of formal verification methodology is a plus but not required+ Knowledge of emulation for verification technologies is a plus but not requiredApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing all 43,946 matching similar jobs
- FPGA/ASIC Verification Engineer
- Associate Software Test & Verification Engineer (Tukwila)
- Senior Solution Architect - Martech/Adtech (Remote)RemoteMarch 31st, 2026
- Associate Software Test & Verification Engineer
- Senior Systems Engineer - C5I
- Senior Systems Engineer - C5I
- Senior Systems Engineer - C5I
- Engineer
- Wireless PHY Verification Engineer: High-Rate DSP & SoC
- Lead Runset Enablement Engineer - Physical Verification
- Analog/Mixed Signal Verilog Modeling Design Engineer
- Design Verification Engineer, Annapurna ML
- Sr Principal AMS Verification Engineer (Irvine, CA, US)
- Analog/Mixed Signal Verilog Modeling Design Engineer
- Ingénieur Intégration/Validation logicielle (H/F)
- (US CITIZEN ONLY) FPGA Design/Verification Engineer
- Wireless SoC Design Engineer
- Wireless SoC Design Engineer
- Hardware Validation Engineer, NPD Hardware
- Senior Staff Verification Engineer
- Sr. Microarchitect & RTL Design Engineer
- SAP RTR Architect
- Product Verification Engineer
- Senior Physical Verification Engineer, VLSI Implementation
- Hardware Verification Engineering Co-Op Fall 2026
- Physical Design Verification Lead (7264)
- Formal Verification Engineer - New College Grad 2026
- Senior Staff Engineer, GPU Debug & Validation Engineer (GPU Si & Emulation)
- HW Design Verification Intern
- Verification Engineer - Compilers C++
- Principal Engineer -Verification
- Staff Analog Mixed Signal Modeling & Verification Engineer (UL-64000822)
- HW Design Verification Intern
- Sr. Staff Physical Design PPA Engineer
- PCIe/CXL Design Engineer (Principle)
- Wireless Design Verification Engineer
- PCIe/CXL Design Engineer (Principle)
- Systems Design lab Engineer
- Staff Systems Engineer - Atlas Humanoid Product
- Summer 2026 - Design DFT/DV Engineer Intern (7410)