<Back to Search
Design Verification Engineer
Los Angeles, CAMarch 25th, 2026
**Role Number:** 200627340-1756**Summary**At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet and changing the game? We have an opportunity for an outstandingly hardworking design verification engineer! As a member of our wide-ranging group, you will have the rare and extraordinary opportunity to craft upcoming products that will delight and encourage millions of Apple's customers daily.This role is for a DV engineer who will enable us to produce fully functional first silicon for IP designs. The responsibilities include all phases of pre-silicon verification including but not limited to: establishing DV methodology, test-plan development, verification environment development including stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.**Description**In this role, you will be responsible for ensuring bug-free first silicon for part of the SoC / IP and are encouraged to develop detailed test and coverage plans based on the micro-architecture. You are responsible for developing verification methodology suitable for the IP, ensuring a scalable and portable environment. You will get to develop verification environment, including all the respective components such as stimulus, checkers, assertions, trackers, coverage. A mindset to break the design is highly desirable.Furthermore, you will develop verification plans for all features under your care, execute verification plans, including design bring-up, DV environment bring- up, regression enabling features, and debug of the test failures. You will also learn to develop block, IP and SoC level test-benches track and report DV progress using a variety of metrics, including bugs and coverage. You will also be expected to make use of LLM and related technologies to achieve efficient execution and improved quality.**Minimum Qualifications**+ BS degree in technical subject area with minimum 10 years of proven experience or equivalent**Preferred Qualifications**+ Deep knowledge of OOP, SystemVerilog and UVM+ Deep knowledge in developing scalable and portable test-benches+ Strong experience with verification methodologies and tools such as simulators, waveform viewers, Build and run automation, coverage collection, gate level simulations+ Working experience using LLMs for efficiency and quality+ Experience with power-aware (UPF) or similar verification methodology+ Excellent knowledge of one of the scripting languages such as Python, Perl, TCL+ Experience with serial protocols such as PCIe or USB, parallel protocol such as DDR is a plus but not required+ Knowledge of formal verification methodology is a plus but not required+ Knowledge of emulation for verification technologies is a plus but not requiredApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 200 of 37,439 matching similar jobs
- Associate Software Test & Verification Engineer
- Lead Design Verification Engineer
- Senior Package Design Engineer
- Mixed Signal Verification Engineer
- Senior Digital Verification Engineer 4 - 23335 (FS Poly Required)
- System IP / RTL Design Engineer
- Lead Verification Engineer
- Senior ASIC VLSI Synthesis and Design Engineer
- HSIO Validation Engineer, Annapurna Labs Machine Learning Acceleration
- Principal Verification Lead Engineer
- Hardware Verification Engineering Co-Op Fall 2026
- AMS SerDes Robustness Analysis Validation Architect
- Senior Verification Engineers / Mixed Signal Verification Engineer
- Mixed-Signal / Senior Verification Engineer | Series-D Semiconductor Innovator
- SPE Digital Verification Engineer
- Firmware Validation EngineerSan Mateo, CAMarch 25th, 2026
- Senior R&D IC Design Verification Engineer (up to $300k)
- Senior SoC Verification Engineer
- Validation Engineer
- Lead Formal Verification Engineer
- Senior SoC Verification Engineer
- CPU Formal Verification Engineer
- GPU Design Verification Engineer
- Principal Digital Verification Engineer
- Board Level Validation Engineer
- Senior Formal Verification Engineer
- Wireless Design Verification Engineer
- Senior ASIC Design Engineer
- Circuit Design and Documentation Technician
- MES Application Architect
- FPGA Design/Verification Engineer
- Verification Engineer
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Embedded Hardware Design Engineer
- Head of Hardware Product - Family OS & Consumer Electronics
- Software Development Engineer, EC2 Software Defined Networking, VPC Core
- Manager Design Engineering
- Integration Architect
- Systems Architect - Camera and Vision Technologies
- Head of Hardware Product - Family OS & Consumer Electronics