<Back to Search
Sr Hardware Design Engineer - PCIe Interface - Hybrid (Santa Clara)
Santa Clara, CAMarch 29th, 2026
Founded in 2016 and headquartered in the San Francisco Bay Area, we are building the worlds fastest AI supercomputer meaning the smallest, fastest and greenest general-purpose chip with wide applications in hyperscale data centers, private cloud, and AI/high-performance computing.We are actively interviewing for a Sr Hardware Design Engineer who has experience implementing, debugging, and verifying a high-performance PCIe interface including helping build the infrastructure to support PCIe during FPGA emulation and bringup.Top Reasons to Work with UsJoin a well funded startup having an immediate impact day 1!Competitive Base + EquityMedical, Dental, Vision, 401KPTO, Holidays, Remote Work, and more!What You Will Be DoingWorking with a small team to implement, debug, and verify a high-performance PCIe interfaceBuild the infrastructure to support PCIe during FPGA emulation and bringupWhat You Need for this PositionBS in related field10+ years of experiencePCIe controller/device designBus traffic analyzers and logic analyzersData eye and BER analysisVerilog / System Verilog / Synthesis / STA / CDC / Lint experienceSo if you are a Sr Hardware Design Engineer w/ PCIe Interface experience, please apply today!
Showing 750 of 16,965 matching similar jobs in Springbrook, ND
- ASIC/FPGA Hardware Engineer for Cryptographic Systems
- Parametric Test Engineer, Texas Institute for Electronics
- Analog Electronics Design Engineer II
- Principal Power Electronics Engineer
- Mixed-Signal Electronic Design Engineer 2
- Staff Hardware Design Engineer
- Principal Hardware Instrument Engineer
- FPGA Design Engineer II
- Embedded Electronics Design Engineer
- Hardware Test Development Engineer
- Senior Mixed Signal Electronics Design Engineer
- Principal Analog Mixed Signal ASIC Engineer
- Hardware Electronics Engineer 2
- Electronics Engineer III
- Senior Space Systems Engineer, Viasat Government
- Sr. Electronics Design Engineer
- Accelerator Electronics Engineer
- Hardware Radiation Test Engineer
- UVM Digital Verification Engineer
- Principal Analog Mixed Signal ASIC Engineer
- Senior Space Systems Engineer, Viasat Government
- Hardware In The Loop Simulation Systems Engineer
- Staff Engineer - Embedded Systems
- HW Post-Silicon Validation Engineer
- Avionics Hardware Engineer - TeraWave
- Hardware FPGA Design Engineer - Acacia (Hybrid)
- Digital Hardware Design Engineer III - TeraWave
- Senior Digital Verification Engineer - Digital Beamforming Systems - TeraWave
- Applications Engineering, Staff Engineer - RF/PCB/Circuits
- 2026 Power and Analog Circuit Engineering Graduate Intern
- Sr. Principal Applications Engineer - High Performance Power
- RFIC Design Engineer - TeraWave
- Senior Mask Design Engineer - Hardware
- Sr. Analog Physical Design Engineer
- Staff Satellite FPGA Engineer (Digital Logic)
- EMC Design Engineer
- Sr Power Electronics Engineer, Amazon Leo Government (ALG)
- ASIC Prototyping Engineer IV
- Payload RF Engineer Staff (Level IV)
- Principal I&C Hardware Engineer