<Back to Search
Sr Hardware Design Engineer - PCIe Interface - Hybrid (Santa Clara)
Santa Clara, CAMarch 29th, 2026
Founded in 2016 and headquartered in the San Francisco Bay Area, we are building the worlds fastest AI supercomputer meaning the smallest, fastest and greenest general-purpose chip with wide applications in hyperscale data centers, private cloud, and AI/high-performance computing.We are actively interviewing for a Sr Hardware Design Engineer who has experience implementing, debugging, and verifying a high-performance PCIe interface including helping build the infrastructure to support PCIe during FPGA emulation and bringup.Top Reasons to Work with UsJoin a well funded startup having an immediate impact day 1!Competitive Base + EquityMedical, Dental, Vision, 401KPTO, Holidays, Remote Work, and more!What You Will Be DoingWorking with a small team to implement, debug, and verify a high-performance PCIe interfaceBuild the infrastructure to support PCIe during FPGA emulation and bringupWhat You Need for this PositionBS in related field10+ years of experiencePCIe controller/device designBus traffic analyzers and logic analyzersData eye and BER analysisVerilog / System Verilog / Synthesis / STA / CDC / Lint experienceSo if you are a Sr Hardware Design Engineer w/ PCIe Interface experience, please apply today!
Showing 500 of 16,965 matching similar jobs in Springbrook, ND
- Analog Design Engineer (RT-64000902)
- Sr. Design Verification Engineer
- Engineer III I&C
- Analog-Mixed Signal Design Engineer
- Senior Mixed Design Validation Systems - Electrical/Optical Engineer
- Hardware Engineer II (Co-op) - United States
- Senior Analog/mixed-signal IC Design Engineer - Acacia (Hybrid)
- Embedded Security/Electronics Prototype Intern - MITRE Labs - Summer 2026 - Bedford, MA
- Sr. Engineer
- EMC Engineer (NASA LTVS Contingent)
- MMIC Design Engineer
- Senior Hardware Validation Engineer
- Principal Power Electronics Engineer I
- Principal Analog Electrical Engineer
- FAST Labs - Product Line Discipline Lead Hardware Engineer
- Senior Principal Design Verification Engineer - FPGA - (Sign-on Bonus)
- PCB Design Hardware Engineer - Optical Group (Onsite)
- Power Electronics Testing Engineer
- Engineering Manager, RF Hardware
- Senior Staff FPGA/Firmware Design Engineer
- Hardware Test Engineer
- Metrology Development Engineer II or Senior Metrology Development Engineer, Texas Institute for Electronics
- Senior Circuit Design Engineer
- Senior ASIC Verification Engineer, Coherent High Speed Interconnect
- Principal Hardware Engineer (NEXTEST, San Jose,CA / Tualatin, OR)
- Systems Engineer III (Electronics)
- Principal ASIC Design Engineer (Silicon Engineering)
- Hardware Verification Engineering Co-Op Fall 2026
- Staff Electrical Design Engineer
- Digital ASIC Designer
- Body Electronics Hardware Architect Engineer Expert
- IMA and RF Subsystem Design Engineer
- Test Engineer II
- Principal Electronics Engineer
- Electrical Electrical Engineer (Digital Design) Rochester, NY - 32517
- GPU Design Verification Engineer
- Senior Staff Engineer, GPU Debug & Validation Engineer (GPU Si & Emulation)
- Hardware Failure Analysis Engineer - Electronics
- Principal Engineer - Digital Design and Certification Lead (Onsite)
- Lead Engineer - SerDes mixed-signal design