<Back to Search
Circuit Design Engineer - Library
Santa Clara, CAApril 2nd, 2026
**Role Number:** 200649419-3760**Summary**Do you have a passion for crafting entirely new solutions? As part of our Digital Design Engineering group, you'll take imaginative and revolutionary ideas and determine how to turn them into reality! You and your team will apply engineering fundamentals and start from scratch if needed, bringing forward-thinking ideas to the real world. Join us, and you'll help design the tools that allow us to bring customers experiences they've never before envisioned! We have an extraordinary opportunity for Standard Cell Designers. In this highly visible role, you will be at the heart of a processor design effort, working with the custom digital circuits team and library development, making a critical impact in delivering products to market quickly.**Description**Imagine yourself at the center of our cutting-edge processor design in deep submicron technologies, and on standard cell library designs. You will drive concepts of transistor level circuit design, modeling and performance analysis, collaborating with all fields, playing a strategic role of getting functional products to millions of customers quickly. You will have the opportunity to integrate and come-up with new ideas, as well as work with a team of hardworking engineers. As a Circuit Design Engineer for the custom circuits team, you will perform the following:Work on library architecture discussion & optimization effort to improve overall Library PPA.Drive layout optimization effort by identifying & reducing parasitics to push circuit PPA.Work on Library PPA for different technology, architecture, PDK releases.Develop standard cell circuits that push design PPA.Work on PNR block to validate the IP in testchips & benchmark new tech/PDK libraries.Work on Library Characterization (Timing/Power/Variation/etc) for all libraries.Engage with CPU, SOC and GPU teams on physical design requirements.**Minimum Qualifications**+ BS in a relevant field of study and a minimum of 3 years of relevant industry experience.**Preferred Qualifications**+ Strong understanding of CMOS device characteristics and design rules.+ Strong understanding of Digital circuits & optimization for better PPA.+ Good layout design knowledge & parasitic optimization in various types of layouts.+ Hands-on experience running SPICE simulations and high sigma variation analysis.+ Experience in Circuit design of high-performance flip flops, level shifters, retention flops and other complex circuits is a plus.+ Experience in RTL2GDSII flow and/or Static Timing Analysis (STA) is a plus.+ Knowledge of deep submicron process issues & Finfet Technologies is a plus.+ Understanding of Timing characterization & modeling of Standard cell circuits is a plus.+ Strong proficiency in scripting languages like Perl, Python, and Tcl.+ Great teammate with good communication and analytical skills.+ MSEE preferred*Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
555 matching similar jobs near Santa Clara, CA
- Silicon Photonics Validation Engineer
- Hardware Design Engineer
- FPGA Engineer
- Power Architect
- Hardware Design Engineer - Embedded x86
- Senior Hardware Systems Engineer - Inverter AEH
- SoC Design Verification Engineer
- EMC Test Engineer
- Analog Mixed-Signal Design Engineer (NCG - PhD Grad)
- Product Validation Engineer (Analog Circuit Design)
- Analog/Mixed Signal Verilog Modeling Design Engineer
- Signal/Power Integrity Engineer
- Principal, Signal Integrity Engineer
- ASIC Design Technical Leader - Design & Timing Constraints Focus
- Lead HW Post-Silicon Validation Engineer
- Signal and Power Integrity Technical Lead (Hybrid)
- Memory Design Engineer
- Hardware Design Engineer - PCB
- Associate Test Engineer 1 (Shift 1) & (shift 2)
- Design For Test Engineer III (IC)
- Hardware Manager, Post-Silicon Electrical Validation
- ASIC DFT Engineer
- mmWave/Sub-THz RFIC Design Engineer(all level, multiple positions)
- Senior Electrical Design Engineer
- System-on-Chip Design Engineer
- Senior Subsystem Validation Engineer
- HW Post-Silicon Validation Engineer
- Hardware Engineer (onsite)
- Hardware Engineer (hybrid)
- ASIC Design Hardware Engineer - SDC/STA (Hybrid)
- Sr. Mixed-Signal Electrical Engineer
- Hardware Engineer II (Intern) - United States
- ASIC Design Verification Engineer II (Intern) - United States
- Electrical Validation Engineer - Server Domain
- Test Engineer I
- Senior System Validation Engineer
- Senior Digital Design Engineer
- Senior Silicon Validation Engineer
- Technical Staff Engineer - Design (FPGA Fabric)
- Digital/RTL IC Design Engineer