<Back to Search
Senior Logic Design Engineer, Cache Coherent Interconnects
Santa Clara, CAMarch 28th, 2026
We are now looking for a Senior Logic Design Engineer!As a member of our CPU Logic Design Team, you will be responsible for the design of CPU on-chip and off-chip interconnect network, MP coherency and last-level and system caches, focusing on such tasks as micro-architectural definition, RTL coding, logic debug, synthesis and timing closure, supporting verification and implementation. This position offers you the opportunity to have real impact in a dynamic, technology-focused company impacting product lines ranging from consumer graphics to self-driving cars and the growing field of artificial intelligence! We have crafted a team of extraordinary people stretching around the globe, whose mission is to push the frontiers of what is possible today and define the platform for the future of computing.What you'll be doing:As a member of our core CPU team, you'll own and be responsible for crafting and timely delivery of a specific unit on the chip.Day to day tasks include: writing readable high performance and low power RTL, Synthesis and Timing closure, and design documentation.Collaborate with our verification team to verify the correctness of your unit.Work with implementation to achieve your timing, area, performance and power goals.Assist with timing closure of super units.What we need to see:Master’s Degree in Electrical Engineering, Computer Engineering or Computer Science or equivalent experience.5+ years of experience in processor or other related high performance semiconductor designs.Verilog expertise required as is a deep understanding of ASIC design flow including RTL design, verification, logic synthesis, prototyping, DFT, timing analysis, floor-planning, ECO, bring-up & lab debug.Strong communication and interpersonal skills are required along with the work in a dynamic, global team. Your successful track record of mentoring junior engineers and interns a huge plus.A strong background in computer architecture, cache coherency or high speed interconnects is helpfulNVIDIA is widely considered to be one of the technology world’s most desirable employers. We have some of the most brilliant and hardworking people in the world working for us. Are you creative and autonomous and love the challenge of crafting the fastest and most power efficient chips in their class? If so, we want to hear from you.#LI-HybridYour base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 218,500 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and benefits.Applications for this job will be accepted at least until March 22, 2026.This posting is for an existing vacancy.NVIDIA uses AI tools in its recruiting processes.NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.SummaryLocation: US, CA, Santa Clara; US, OR, HillsboroType: Full time
Showing 100 of 11,306 matching similar jobs in Springbrook, ND
- Hardware Digital Design Engineer
- Hardware Digital Design Engineer
- ASIC Design Efficiency Engineer
- Automotive Hardware Safety Engineer
- ASIC/FPGA Design Engineer (SMES)
- Ride Control Hardware Engineer, Principal (ControlsAutomation)
- Senior Embedded Controls Engineer, Body Controls
- SerDes Design and Validation Engineer
- Asic/Fpga Design Engineer
- ASIC/FPGA Design Engineer (SMES)
- Senior FPGA & Embedded Firmware Architect
- Senior Firmware Engineer - Embedded Linux/Android
- Sr. Microarchitect & RTL Design Engineer
- Embedded Design Engineer
- FPGA Design/Verification Engineer
- Lead Systems Engineer
- Engineer, Senior
- Senior FPGA Engineer, LEO Payload FPGA, Amazon Leo Hardware Development
- Design for Test Engineer (Temporary Contract Staff Augmentation Role)
- Senior Robotics Hardware Engineer
- Custom Logic Design & STA Engineer
- Wireless SoC RF Integration and Validation Engineer
- Analog Architect
- Custom Logic Design u0026 STA Engineer
- SerDes System Validation Engineer
- Intern, RFIC Design Validation and Characterization - Summer 2026
- WSoC PHY/MAC Validation and Integration Engineer
- FPGA Design Engineer
- Floe - Lead Engineer (Mechatronics)
- Robotics, Hardware & Firmware
- Staff Embedded Controls Engineer, Thermal
- Electrical Design Engineer
- Senior FPGA Engineer
- RF Design/Integration Engineer
- Career Accelerator Program - Product, Test & Validation Engineer
- Digital Design Engineer - P4 - Cleared On-Site
- Electrical / PCB Design Engineer (Clean Sheet/Motion Control)
- FPGA Engineer ( San Diego, CA ) 15547
- Multi-Discipline Engineer
- Sr Design Engineer (AI Chips)