<Back to Search
Senior ASIC Design Engineer – Clocks IP
Santa Clara, CAMarch 31st, 2026
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a "learning machine" that constantly evolves by adapting to new opportunities that are hard to solve, that only we can take on, and that matter to the world. This is our life's work, to amplify human creativity and intelligence. Make the choice to join us today.Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 212,750 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and .Applications for this job will be accepted at least until November 18, 2025.NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.The clocks group is looking for a top-notch ASIC engineer to join the team. The Team is responsible for crafting all aspects of GPU and CPU clocking. The team collaborates with the front design team to understand the clocking requirements for the chip. The clocks team interacts with the floor-planning and back end team to help craft the physical floorplan of the chip. The team explains the programming model to the SW team to come up with an efficient clock programming sequence. The team works with the silicon solution team to triage silicon or programming bugs in the lab.**What you'll be doing:*** As a Clocks team member, you will be architecting the clock domain to satisfy functional, physical and testing design requirements.* Engage with multiple teams and design the GPU or CPU clocks to satisfy all the architectural/design/physical constraints.* Improve Power, Performance, and Area (PPA) of innovative NVIDIA chips by evaluating trade-offs across DFx, Physical Implementation, Power Optimization and Ease of timing closure to innovate and implement new Clocking topologies in RTL.* Collaborate with Physical design and timing team to evaluate Clocking concerns and develop solutions for supporting high speed Clocking.* Together with other team members, we deliver clock RTL information to GPU, CPU and SOC verification team, timing and DFT teams.* Get involved in end-to-end cycle of ASIC execution starting from micro-arch, design implementation, design fixes, sign-off checks and all the way to Silicon bringup.**What we need to see:*** BS in Electrical Engineering or equivalent experience (MS preferred)* 3+ years of relevant work experience.* Deep understanding of logic optimization techniques and PPA trade-offs.* Excellent interpersonal skills and ability to collaborate with multiple teams.* Experience in RTL design (Verilog), verification and logic synthesis.* Strong coding skills in python or other industry-standard scripting languages.* Understanding of sub-micron silicon issues like noise, cross-talk, and OCV effects is a plus.* Implementing on-chip clocking networks is a bonus**Ways to stand out from the crowd:*** Experience with clocks controller, clocks logic design* Understanding of system level artifacts like power, noise, etc* Experience with scalable designs and architecture.* Hands- on silicon debug is a plus.#LI-Hybrid#J-18808-Ljbffr
15,251 matching similar jobs in Shell Valley, ND
- Engineer
- Hardware System Engineer - AirPods System Technologies
- Electronics Engineer IV, Avionics, Top Secret Clearance
- Senior Staff Engineer, Digital Verification
- Assistant Professor of Digital Systems Design and/or VLSI Design - Department of Electrical and Computer Engineering #26-28
- Staff Mixed Signal Design Engineer, Silicon Validation
- SOC Verification Engineer
- Risk-Informed Design Integration Engineer
- Wireless Design Verification Engineer
- Electrical Design Engineer, User Products (Starshield)
- Metrology Development Engineer II or Senior Metrology Development Engineer, Texas Institute for Electronics
- Cellular RF Receiver Systems Architect
- Senior Circuit Design Engineer
- Baseband Hardware Design Engineer
- Wireless SoC RF Integration and Validation Engineer
- SerDes System Validation Engineer
- Senior ASIC Design Engineer - Hardware
- Survivability Engineer
- Mechanical Engineer, Consumer Hardware (Starlink)
- Hardware Test Engineer
- Systems Engineer III (Electronics)
- Staff Engineer - Angular Lead
- DDR Mixed-Signal Circuit Design Engineer
- Principal Engineer, Photonics Design
- Digital Layout Design Engineer
- Managing Staff Engineer
- Staff Physical Design Engineer - EMIR
- Hardware Verification Engineering Co-Op Fall 2026
- Failure Analysis Engineer
- Sr. HW Regulatory Compliance Engineer
- Principal Engineer, Photonics Design
- Staff Electrical Design Engineer
- Physical Design Verification Lead (7264)
- ATE Test Development Engineer
- Principal Design Engineer
- Digital ASIC Designer
- ATE Test Development Engineer
- PDK Engineer (FP-50024280)
- Sr. Phased Array Architect, Amazon Leo
- Lead Electrical Design Engineer