<Back to Search
Senior ASIC Design Engineer – Clocks IP
Santa Clara, CAMarch 31st, 2026
NVIDIA has continuously reinvented itself over two decades. Our invention of the GPU in 1999 sparked the growth of the PC gaming market, redefined modern computer graphics, and revolutionized parallel computing. More recently, GPU deep learning ignited modern AI — the next era of computing. NVIDIA is a "learning machine" that constantly evolves by adapting to new opportunities that are hard to solve, that only we can take on, and that matter to the world. This is our life's work, to amplify human creativity and intelligence. Make the choice to join us today.Your base salary will be determined based on your location, experience, and the pay of employees in similar positions. The base salary range is 136,000 USD - 212,750 USD for Level 3, and 168,000 USD - 264,500 USD for Level 4.You will also be eligible for equity and .Applications for this job will be accepted at least until November 18, 2025.NVIDIA is committed to fostering a diverse work environment and proud to be an equal opportunity employer. As we highly value diversity in our current and future employees, we do not discriminate (including in our hiring and promotion practices) on the basis of race, religion, color, national origin, gender, gender expression, sexual orientation, age, marital status, veteran status, disability status or any other characteristic protected by law.The clocks group is looking for a top-notch ASIC engineer to join the team. The Team is responsible for crafting all aspects of GPU and CPU clocking. The team collaborates with the front design team to understand the clocking requirements for the chip. The clocks team interacts with the floor-planning and back end team to help craft the physical floorplan of the chip. The team explains the programming model to the SW team to come up with an efficient clock programming sequence. The team works with the silicon solution team to triage silicon or programming bugs in the lab.**What you'll be doing:*** As a Clocks team member, you will be architecting the clock domain to satisfy functional, physical and testing design requirements.* Engage with multiple teams and design the GPU or CPU clocks to satisfy all the architectural/design/physical constraints.* Improve Power, Performance, and Area (PPA) of innovative NVIDIA chips by evaluating trade-offs across DFx, Physical Implementation, Power Optimization and Ease of timing closure to innovate and implement new Clocking topologies in RTL.* Collaborate with Physical design and timing team to evaluate Clocking concerns and develop solutions for supporting high speed Clocking.* Together with other team members, we deliver clock RTL information to GPU, CPU and SOC verification team, timing and DFT teams.* Get involved in end-to-end cycle of ASIC execution starting from micro-arch, design implementation, design fixes, sign-off checks and all the way to Silicon bringup.**What we need to see:*** BS in Electrical Engineering or equivalent experience (MS preferred)* 3+ years of relevant work experience.* Deep understanding of logic optimization techniques and PPA trade-offs.* Excellent interpersonal skills and ability to collaborate with multiple teams.* Experience in RTL design (Verilog), verification and logic synthesis.* Strong coding skills in python or other industry-standard scripting languages.* Understanding of sub-micron silicon issues like noise, cross-talk, and OCV effects is a plus.* Implementing on-chip clocking networks is a bonus**Ways to stand out from the crowd:*** Experience with clocks controller, clocks logic design* Understanding of system level artifacts like power, noise, etc* Experience with scalable designs and architecture.* Hands- on silicon debug is a plus.#LI-Hybrid#J-18808-Ljbffr
Showing all 18,630 matching similar jobs
- Senior Circuit Design Engineer
- Baseband Hardware Design Engineer
- SerDes System Validation Engineer
- Wireless SoC RF Integration and Validation Engineer
- Senior Engineer I-Design (RF)
- Senior ASIC Design Engineer - Hardware
- Survivability Engineer
- Hardware Test Engineer
- Systems Engineer III (Electronics)
- DDR Mixed-Signal Circuit Design Engineer
- Digital Layout Design Engineer
- Principal Hardware Engineer (NEXTEST, San Jose,CA / Tualatin, OR)
- Design Verification Engineer
- Hardware (HW) Qualification and Development Support Team (DST) Engineer III
- Senior Microwave R&D Engineer (Compute Test Division)
- Research Engineer / Scientist, Self-Improvement
- Computer Systems Engineer II
- Digital Communications Systems Engineer
- Sr. Hardware Reliability Engineer, Infrastructure Reliability & Quality
- NPD Product Technical Lead-Electronics
- Lead Electrical Design Engineer
- Senior FPGA Architect, Control Systems
- Jr PCB/Systems Design Engineer
- Altium PCB Designer
- Senior Staff Infrastructure Design Engineer
- Intern, RF and Optical Communications
- Technical Lead, IC Design
- Applied Scientist, Quantum Device Packaging & Environment R&D, Device Team, AWS Center for Quantum Computing, Device Team
- National Security Solutions (NSS) Internship - Space Systems (Graduate) Intern
- Senior FPGA Engineer
- RFIC Layout Engineer
- Career Accelerator Program - Product, Test & Validation Engineer
- Senior Hardware Reliability Engineer
- Summer 2026 - Design DFT/DV Engineer Intern (7410)
- Staff Systems Engineer - Atlas Humanoid Product
- RF Design/Integration Engineer
- FPGA/ASIC Verification Engineer - 31975 Direct Hire
- SIS HW/SW Engineer
- Sr. Electrical Design Engineer
- Unified Communications Engineer