<Back to Search
Custom Logic Design & STA Engineer
Cupertino, CAApril 2nd, 2026
**Role Number:** 200625587-0836**Summary**Imagine what you could do here at Apple! Together we could help craft the next generation of the world's finest devices. New ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your career, and there's no telling what you could accomplish. The Analog/Mixed Signal Design team is searching for a self-motivating Engineer for the role of Custom Logic Design and STA Engineer.As a member of the team, we will be working on the leading-edge technology to build best-in-class custom mixed-signal designs used to connect our world-class products to the world as well as optimizing their performance. You will become part of a development team that cultivates engineering excellence, creativity, and innovation. Collaboration across teams is a key component of success at Apple. The right candidate will thrive in this type of environment. Dynamic, smart people and inspiring, innovative technologies are the norm here. Will you help us design the next generation of revolutionary Apple products?**Description**In this role, you will perform timing analysis on custom design circuits, delivery timing views to integration teams, as well as develop custom logic design in analog/mixed-signal circuits. You will work closely with custom design engineers, and cross-functional teams at the silicon and module levels.**Minimum Qualifications**+ Bachelor's Degree with a minimum of 3 years of relevant industry experience.+ Solid understanding of timing analysis concepts such as setup/hold time calculation, POCV on timing paths, timing constraints, transistor-level delay characterization, and rise/fall time balancing.+ Experience of timing analysis and verification in high-speed design such as SerDes and ADC.+ In-depth knowledge and analytical understanding of mixed-signal design techniques.+ Strong track record of delivering silicon IPs with design and verification.+ Proficiency in circuit modeling and simulation, including SPICE models and worst-case corner selection.**Preferred Qualifications**+ Experience with STA tools such as NanoTime, PrimeTime, or Tempus.+ Experience in analog/mixed-signal circuit design from architecture to fundamental implementation.+ Experience in SRAM design.+ Experience in timing / SDC constraints generation and management.+ Good understanding of tool algorithms for noise glitch, cross-talk delay, and margining with POCV.+ Proficiency in scripting languages (Python, Tcl or Perl).Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
877 matching similar jobs near Cupertino, CA
- Emulation Engineer, Senior (L3) (26-43)
- Emulation Engineer, Senior (L3) (26-43)
- Engineering Manager – Embedded Firmware for Vehicle OS
- Intern, Digital Twin of Liquid Crystal Optical Circuit Switch (OCS)
- Wireless Systems Validation Engineer
- CPU Design Timing Engineer
- Camera Embedded Software Engineer
- System Validation Software Engineer
- Cellular SoC Static Timing Analysis Engineer
- Design Verification Engineer
- Hardware (HW) Qualification and Development Support Team (DST) Engineer III
- Photonics Design engineer V
- 2026 Summer RF Engineering Intern - MS/PHD (Santa Clara, CA)
- Director, Heterogenous Integration/Advance Packaging
- 2026 Summer RF Engineer Intern (Bachelors - Santa Clara, CA)
- High Speed Electric Engineer
- Mechanical Design Engineer (New College Grad)
- Field Application Engineer - Bay Area
- Senior Design Engineer
- Firmware Validation Engineer I
- Firmware Validation Engineer (System Level)
- Design Verification Engineer - ASIC/UVM/SystemVerilog
- Product Design Engineer, Amazon Devices-Hardware
- Senior FPGA Engineer, LEO Payload FPGA
- Product Design TPM, HW Development
- Sr. Hardware Safety Compliance Engineer, Hardware Safety & Compliance
- Principal Reliability Engineer
- Lead Customer Engineer - Power Solutions
- ML HW-SW Co-Design Software Tech Lead Manager (TLM)
- Senior ASIC Verification Engineer
- Post-Silicon Validation Engineer, Staff
- Staff Systems Engineer
- Director, Silicon Photonics Product Strategy
- USER INTERACTION TEST ENGINEER
- Director SP Manufacturing Engineering
- Advanced Manufacturing Engineer
- Senior/Staff Controls Engineer, Core Development
- Senior ASIC Infrastructure Engineer
- Optomechanical Engineer – AR Waveguide Display
- Electrical Engineer III