<Back to Search
SoC Design Integration Engineer
Irvine, CAMarch 20th, 2026
**Role Number:** 200638257-1697**Summary**We're looking for individuals who relish a good challenge and are dedicated to overcoming limits. You'll be at the heart of chip design! Apple recently announced first in-house cellular modem platforms, the C1 and C1X, designed to deliver industry-leading connectivity performance, improved energy efficiency, and seamless integration with Apple's custom silicon. You'll ensure Apple products and services can seamlessly handle the tasks that make them beloved by millions. Join us, and you'll help us innovate new cellular technologies that continually outperform the previous iterations! Do you want to have an impact on every single Apple product?As a member of Cellular SoC design team, you will be at the center of a SoC design and integration at the leading process technology node with a critical impact on getting functional products to millions of customers. You will work on cutting-edge technologies and collaborate with cross-functional teams to deliver groundbreaking solutions.**Description**As a SoC Integration Engineer, you will have responsibilities to design and integrate IPs.Working with other specialists that are members of the SoC Design, SoC Design Verification, System Verification, STA, and Physical Design teams to implement designs/flows for sophisticated SoCs.Integrating various IPs and ensuring design meets DFT (design-for-test), CDC (clock domain crossing), Synthesis/Static Timing and Power Requirements.Developing micro-architecture and design specifications.Work closely with physical design, DFT, and CAD teams to optimize performance, power, and area (PPA) targets while ensuring design quality and maintainability and improve front-end design methodologies.Implementing and verifying sophisticated logic designs.Collaborate cross-functionally to ensure successful SoC integration, supporting design verification and validation across all phases; from concept to silicon bring-up.**Minimum Qualifications**+ BS and 10+ years of relevant industry experience.+ Solid understanding of digital logic design and RTL development (SystemVerilog, Verilog).+ Knowledge of low-power design techniques and power optimization strategies.+ Attention to Detail: Meticulous attention to detail and a commitment to delivering high-quality designs.+ Knowledge of ASIC tool flows: lint, synthesis, CDC, RDC, DFT, STA.**Preferred Qualifications**+ Familiarity with SoC design flows and tools (e.g., Synopsys, Cadence).+ Experience with bus protocols (AXI, AHB, APB) and interface standards (PCIe, USB, DDR, SPI, SPMI, I2C, I3C, etc.).+ Decent scripting skills (Python, Perl, TCL, Shell) for automation.+ Good debugging and problem-solving skills.+ Excellent communication and cross-functional collaboration.Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 50 of 7,350 matching similar jobs
- Senior Design Engineer
- Principal Digital Design Engineer - Onsite Tucson, AZ
- Lead RTL Design Engineer
- Test Design Engineer
- Senior Digital Design Engineer
- Senior Digital Design Engineer
- PIC Design Engineer
- Senior FPGA Design Engineer
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Senior IC Design Engineer: IO SI & PD + Equity
- PIC Design Engineer
- Senior FPGA Design Engineer
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- ATE Test Engineer, Amazon Leo Silicon Team
- Custom Logic Design & STA Engineer
- Mixed-Signal IC Design Engineer
- Custom Logic Design u0026 STA Engineer
- ASIC Digital Design Engineer Lead
- ATE Test Engineer, Amazon Leo Silicon Team
- Analog Design- Internship
- RFIC - PLL Design Engineer
- Cellular ASIC Design Engineer
- RFIC - PLL Design Engineer
- TouchID Sensor Design and Integration Electrical Engineer
- Cellular ASIC Design Engineer
- Senior Principal Design Verification Engineer - FPGA - (Sign-on Bonus)
- FPGA Engineer
- FPGA Design Engineer II - $10K Sign-On Bonus
- Senior Principal Design Verification Engineer - FPGA - (Sign-on Bonus)
- Principal FPGA Design Engineer - Onsite Tucson, AZ
- Lead PMIC Design Engineer (RTL)
- Principal Engineer - FPGA
- Principal Senior Engineer - FPGA Design - $20K Sign On Bonus
- Package Design Engineer
- Principal Test Engineer - Product Development
- Principal Senior Engineer - FPGA Design - $15K Sign On Bonus
- Lead PMIC Design Engineer (RTL)