<Back to Search
Design For Test Engineer
Cupertino, CAMarch 30th, 2026
**Weekly Hours:** 40**Role Number:** 200652720-0836**Summary**Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, smart people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver the next groundbreaking Apple product. Do you love working on challenges that no one has solved yet? As a member of our dynamic group, you will have the unrivaled and rewarding opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.Apple is looking for a talented and motivated Design for Test Engineer to be apart of a highly talented team. You will be at the heart of the chip design effort collaborating with all disciplines (vertical product model) with critical impact in getting functional products to millions of customers quickly.**Description**Own all aspects of development design for large SOC blocks including: Internal and external IP integration, design of system bus and control bus logic for connectivity of IP blocks to main SOC infrastructure, ownership of the Integration Spec for the design project, integration and optimization of any memories and hard macros required for the block, run synthesis, netlist generation, and timing closure for the blockWork closely with Chip Architecture, Design verification, Physical Design, DFT, and power teams to achieve first tapeout success on designsDevelop and maintain methodology/flows/checks for your designWork with multi-disciplinary groups to make sure designs are delivered on time and with highest quality by incorporating proper checks at every stage of the design process**Minimum Qualifications**+ Enrolled in BSEE/MSEE, MSCE, or PhD program**Preferred Qualifications**+ Knowledge of the ASIC design flow, FE and Design verification, synthesis, scripting and netlist generation+ Proven track record of high performance designs for low power applications, RTL design and timing closure on large complex designs+ SOC IP integration and RTL Design for performance, low area, and low power+ FE synthesis with DFT insertion+ ASIC design flow and netlist flow checks - CDC, Logical Equivalence+ UPF flow for power islands as well as voltage islands+ Familiarity with DFT and backend related methodology and tools is a plusApple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088\_EEOC\_KnowYourRights6.12ScreenRdr.pdf) .
Showing 200 of 13,412 matching similar jobs in Springbrook, ND
- Design Engineer
- Automotive Hardware Engineer
- Reliability Engineer
- Design Engineer
- Senior FPGA Engineer
- Design Engineer V/ASIC Power Engineer
- Electrical Design Engineer
- Lead Power Electronics Engineer
- Staff Power Module Design Engineer
- ASIC/FPGA Verification Engineer - (Associate, Experienced, or Lead) - SoCal
- Product Development Engineer - Power Electronics HW DesignDearborn, MIMarch 20th, 2026
- PHY Design Verification Engineer
- GPU Formal Design Verification Engineer
- SerDes Design and Validation Engineer
- Touch HW EE Validation EngineerMillbrae, CAMarch 20th, 2026
- Cellular SOC Design Verification Engineer
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Digital CCA Design
- HDL Technical Lead (FPGA)
- Associate Manager, Field-Programmable Gate Array Engineer
- Principal Firmware and Control Engineer
- Engineer
- Senior Design and Analysis Engineer (Berkeley)
- ASIC/FPGA Design Engineer (SMES)
- Lead Application Test Engineer - Analog & Power (Semiconductors)
- Senior Hardware Engineer - TeraWave
- Design Verification Engineer
- Senior FPGA Engineer: Low-Latency SoC Focus
- Principal Power Electronics - EPS Architect
- Lead Photonics Test Infrastructure Engineer - Automation
- VP, A&D PCB Sales & Strategic Growth
- ASIC/FPGA Design Engineer (SMES)
- Senior IC Design Engineer: IO, SI & PD Expert
- Test Automation Hardware Engineer
- Senior CPU Microarchitecture & Logic Design Engineer, Out-of-Order Execution
- Asic/Fpga Design Engineer
- Senior Hardware Engineer
- Senior Hardware Performance Engineer
- Senior Hardware Engineer