<Back to Search
Design For Test Engineer
Cupertino, CAMarch 25th, 2026
Weekly Hours: 40
Role Number: 200652720-0836
Summary
Imagine what you could do here. At Apple, new ideas have a way of becoming extraordinary products, services, and customer experiences very quickly. Bring passion and dedication to your job and there's no telling what you could accomplish. Dynamic, smart people and inspiring, innovative technologies are the norm here. The people who work here have reinvented entire industries with all Apple Hardware products. The same passion for innovation that goes into our products also applies to our practices strengthening our commitment to leave the world better than we found it. Join us to help deliver the next groundbreaking Apple product. Do you love working on challenges that no one has solved yet? As a member of our dynamic group, you will have the unrivaled and rewarding opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every single day.
Apple is looking for a talented and motivated Design for Test Engineer to be apart of a highly talented team. You will be at the heart of the chip design effort collaborating with all disciplines (vertical product model) with critical impact in getting functional products to millions of customers quickly.
Description
Own all aspects of development design for large SOC blocks including: Internal and external IP integration, design of system bus and control bus logic for connectivity of IP blocks to main SOC infrastructure, ownership of the Integration Spec for the design project, integration and optimization of any memories and hard macros required for the block, run synthesis, netlist generation, and timing closure for the block
Work closely with Chip Architecture, Design verification, Physical Design, DFT, and power teams to achieve first tapeout success on designs
Develop and maintain methodology/flows/checks for your design
Work with multi-disciplinary groups to make sure designs are delivered on time and with highest quality by incorporating proper checks at every stage of the design process
Minimum Qualifications
Enrolled in BSEE/MSEE, MSCE, or PhD program
Preferred Qualifications
Knowledge of the ASIC design flow, FE and Design verification, synthesis, scripting and netlist generation
Proven track record of high performance designs for low power applications, RTL design and timing closure on large complex designs
SOC IP integration and RTL Design for performance, low area, and low power
FE synthesis with DFT insertion
ASIC design flow and netlist flow checks - CDC, Logical Equivalence
UPF flow for power islands as well as voltage islands
Familiarity with DFT and backend related methodology and tools is a plus
Apple is an equal opportunity employer that is committed to inclusion and diversity. We seek to promote equal opportunity for all applicants without regard to race, color, religion, sex, sexual orientation, gender identity, national origin, disability, Veteran status, or other legally protected characteristics. Learn more about your EEO rights as an applicant (https://www.eeoc.gov/sites/default/files/2023-06/22-088_EEOC_KnowYourRights6.12ScreenRdr.pdf) .
Showing 50 of 9,646 matching similar jobs
- Senior Design Engineer
- Principal FPGA Design Engineer - Onsite Tucson, AZ
- Test Design Engineer
- Principal RF Design Engineer
- PIC Design Engineer
- Senior IC Design Engineer: IO SI & PD + Equity
- SerDes Circuit Design Engineer
- IP Verification Engineer - FPGA/ASIC Front-End Expert
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Lead PMIC Design Engineer (RTL)
- Principal RF Design Engineer
- Senior PCB/ECAD Designer - Rigid/Flex Boards (DoD)
- Oscillator Design Engineer
- Circuit Design Engineer - Library
- Application Engineer
- Analog Mixed Signal IP Engineer
- Senior Mixed Design Validation Systems - Electrical/Optical Engineer
- Senior Analog/mixed-signal IC Design Engineer - Acacia (Hybrid)
- Career Accelerator Program - Analog Design Engineer - MS/PhD
- SerDes Circuit Design Engineer
- Principal Analog Mixed-Signal Design Engineer
- FPGA Design/Verification Engineer
- Senior Principal Design Verification Engineer - FPGA - (Sign-on Bonus)
- PLL Design Engineer
- Senior Principal Analog/Mixed-Signal Design Engineer - RF/SiPho/TIA/CMOS/SiGe
- Analog/mixed-signal IC Design Engineer - Acacia (Hybrid)
- Principal Antenna Design Engineer I
- R&D IC Systems Engineer
- Senior RF Design Engineer
- IC Package Design Engineer
- RF IC Design Team Summer/Fall Co-Op (June - Dec 2026) (Irvine, CA, US)
- ASIC/RTL Design Engineer - Senior (US)
- Package Design Engineer
- Principal RF Design Engineer
- PCB Design Engineer
- Senior Physical Design Engineer