<Back to Search
Memory Validation Engineer
Austin, TXMarch 30th, 2026
WHAT YOU DO AT AMD CHANGES EVERYTHINGAt AMD, our mission is to build great products that accelerate next-generation computing experiences-from AI and data centers, to PCs, gaming and embedded systems. Grounded in a culture of innovation and collaboration, we believe real progress comes from bold ideas, human ingenuity and a shared passion to create something extraordinary. When you join AMD, you'll discover the real differentiator is our culture. We push the limits of innovation to solve the world's most important challenges-striving for execution excellence, while being direct, humble, collaborative, and inclusive of diverse perspectives. Join us as we shape the future of AI and beyond. Together, we advance your career.THE ROLE:Memory PHY post silicon validation engineer focused on bringing up of first silicon on aggressive time schedules. Memory PHY engineers develop and execute comprehensive test plans and debug issues as they arise. Candidates also enable and characterize memory features across PVT and ensure stability and robustness to enable high quality production.THE PERSON:You have a passion for modern, complex processor architecture, digital design, and verification in general. You are a team player who has excellent communication skills and experience collaborating with other engineers located in different sites/timezones. You have strong analytical and problem-solving skills and are willing to learn and ready to take on problems.KEY RESPONSIBILITIES:Provide systems engineering and post-silicon support for HBM/DDR/LPDDR memory interface IPSupport bring-up of new products from first silicon in the lab through initial productionTriage observations from silicon validation and debug issues with ATE, Platform, Firmware, and Characterization teamsProvide post silicon expertise and support in silicon design, process, and integration flows for memory interface IPEngage in pre-silicon activities by developing comprehensive test plans and running them in emulation to ensure robustnessCharacterize memory PHY across PVT to validate and improve power and performancePREFERRED EXPERIENCE:Memory PHY validation experience, including understanding firmware and memory IPProgramming experience, especially Python scripting and firmware debug as well as general understanding of LinuxAbility to adapt and learn new toolsets and frameworksLaboratory experience, including hands-on use of equipment: oscilloscopes, signal generators, BERT, and logic analyzersACADEMIC CREDENTIALS:* Bachelors or Masters degree in computer engineering/Electrical EngineeringLOCATION: Austin, Tx#LI-PA1This role is not eligible for visa sponsorship.Benefits offered are described: AMD benefits at a glance.AMD does not accept unsolicited resumes from headhunters, recruitment agencies, or fee-based recruitment services. AMD and its subsidiaries are equal opportunity, inclusive employers and will consider all applicants without regard to age, ancestry, color, marital status, medical condition, mental or physical disability, national origin, race, religion, political and/or third-party affiliation, sex, pregnancy, sexual orientation, gender identity, military or veteran status, or any other characteristic protected by law. We encourage applications from all qualified candidates and will accommodate applicants' needs under the respective laws throughout all stages of the recruitment and selection process.AMD may use Artificial Intelligence to help screen, assess or select applicants for this position. AMD's "Responsible AI Policy" is available here.This posting is for an existing vacancy.
Showing 650 of 12,855 matching similar jobs in Springbrook, ND
- Lead Electronic Engineer
- Lead Engineer - Semiconductor & Industrial Power Systems
- Physical Design PPA & DTCO
- Design Verification Engineer
- RTL / Design Verification Engineer
- ATE Test & Product Development Engineer
- Senior Systems Design Engineer-Data Center GPU
- Staff Silicon Design Engineer
- Sr. Hardware & Rack Integration Engineer
- Sr. Signal Integrity / Power Integrity Engineer, Annapurna Labs, Machine Learning Hardware
- Sr. Electrical Engineer, Ring Hardware
- HSIO Validation Engineer, Annapurna Labs Machine Learning Acceleration
- Sr. Post-Silicon Systems Software Validation Engineer, Annapurna Labs
- RF Design Engineer, Amazon Leo
- HW Dev Engineer-Payload, Leo PAA Hardware
- ASIC Design Verification Engineer, Amazon Leo
- Lead Analog and Mixed-Signal Design Engineer
- Senior DV Engineer, HW Compute Group
- Principal Mixed-Signal Design Engineer
- Senior FPGA Development Engineer, Bespoke Solutions
- Lead Analog IC Layout Engineer
- FPGA Verification Engineer
- Senior EMI Test Engineer
- Staff Power Electronics Engineer
- WiFi Connectivity Validation Engineer
- Circuit Design Engineer - Library
- Haptics Control Engineer
- Silicon Validation Engineer
- TouchID Sensor Design and Integration Electrical Engineer
- Custom Silicon Applications Engineer - Camera Hardware
- GPU Physical Design Clocking Engineer
- Wireless SoC Design Engineer
- Analog IP Engineering Program Manager
- Hardware System Design Electrical Engineer - iPhone
- Touch Sensor Electrical Design & Integration Engineer
- CPU Microarchitect/RTL Engineer - Fetch, Out of Order
- Touch HW EE Validation Engineer
- AC-DC Power Design Engineer
- PHY Systems Engineer - Mobility Control
- SoC Physical Design Engineer, STA/Timing