<Back to Search
FPGA Verification Engineer
Mountain View, CAMarch 28th, 2026
Role: FPGA Verification EngineerLocation: Mountain View, CA - 5D OnsiteMust Have Skills - FPGA Verification EngineerSkill 1 - 8 + Years of in FPGASkill 2 - 5 +Years of Exp in UVMSkill 2 - 5 +Years of Exp in System VerilogJob DescriptionStrong understanding of FPGA design principles and architectures.Proficiency in System Verilog and UVM verification methodology.Experience with industry-standard verification tools (e.g., QuestaSim, Synopsys VCS).Knowledge of code coverage and functional coverage analysis.Excellent debugging and problem-solving skills.Strong communication and collaboration skills.RequirementsBachelor's or master's degree in electrical engineering, Computer Engineering, or a related field.Experience in FPGA verification.Experience with scripting languages (e.g., Python, Perl).Familiarity with hardware description languages (e.g., VHDL, Verilog).
Showing 350 of 42,824 matching similar jobs in Springbrook, ND
- Sr. Hardware Design Engineer - x86 / GPU / HPC (27752)
- ASIC/FPGA Hardware Engineer for Cryptographic Systems
- Senior Electronics Design Engineer
- Senior Electronics Test Engineer
- 5G Devices Hardware Engineer
- Mixed-Signal Electronic Design Engineer 1
- Electronics Test and Assembly Engineer
- Sr. Mixed Signal Design Engineer for Space-based Communications - TeraWave
- RI 2026 Power and Analog Circuit Engineering Graduate Intern
- Senior Subsystem Validation Engineer
- Staff Power Module Design Engineer
- Senior Hardware Engineer - TeraWave
- Staff Hardware Systems Design Engineer
- RFIC Design Engineer - TeraWave
- ASIC Hardware Test Engineer
- Senior Hardware Systems Engineer
- Senior Sensor Electronics Engineer
- SoC Design Verification Engineer
- SoC Validation EngineerCupertino, CAMarch 20th, 2026
- Product Development Engineer - Power Electronics HW DesignDearborn, MIMarch 20th, 2026
- Touch HW EE Validation EngineerMillbrae, CAMarch 20th, 2026
- Silicon Validation Software Engineer - High Speed IO Validation
- SoC Validation EngineerSan Diego, CAMarch 20th, 2026
- SerDes Design and Validation Engineer
- Principal FPGA Design Engineer - Onsite Tucson, AZ
- HDL Technical Lead (FPGA)
- GPU Physical Verification Design Engineer
- Principal RF Design Engineer
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Engineer
- Staff Antenna Design Engineer, Passive Entry & Connectivity Systems
- Senior Embedded Control Systems Engineer - Lunar Permanence
- RF Staff Engineer
- PCB Designer III - Advanced Concepts & Enterprise Engineering
- Ride Control Hardware Engineer, Principal (ControlsAutomation)
- ASIC/FPGA Design Engineer (SMES)
- Electrical Hardware Engineer
- Lead Application Test Engineer - Analog & Power (Semiconductors)
- Senior RTL Design Engineer