<Back to Search
FPGA Verification Engineer
Mountain View, CAMarch 30th, 2026
Role: FPGA Verification EngineerLocation: Mountain View, CA - 5D OnsiteMust Have Skills - FPGA Verification EngineerSkill 1 - 8 + Years of in FPGASkill 2 - 5 +Years of Exp in UVMSkill 2 - 5 +Years of Exp in System VerilogJob DescriptionStrong understanding of FPGA design principles and architectures.Proficiency in System Verilog and UVM verification methodology.Experience with industry-standard verification tools (e.g., QuestaSim, Synopsys VCS).Knowledge of code coverage and functional coverage analysis.Excellent debugging and problem-solving skills.Strong communication and collaboration skills.RequirementsBachelor's or master's degree in electrical engineering, Computer Engineering, or a related field.Experience in FPGA verification.Experience with scripting languages (e.g., Python, Perl).Familiarity with hardware description languages (e.g., VHDL, Verilog).
Showing 200 of 38,838 matching similar jobs in Shell Valley, ND
- Design Engineer
- Design Engineer
- SoC/ASIC Design Engineer
- Automotive Hardware Engineer
- PIC Design Engineer
- Lead Power Electronics Engineer
- PIC Design Engineer
- Electrical Design Engineer
- Staff Power Module Design Engineer
- Embedded Hardware Engineer
- Product Development Engineer - Power Electronics HW DesignDearborn, MIMarch 20th, 2026
- Senior FPGA Engineer
- SerDes Design and Validation Engineer
- SoC Design Verification Engineer
- SoC Validation EngineerSan Diego, CAMarch 20th, 2026
- SoC Validation EngineerCupertino, CAMarch 20th, 2026
- Silicon Validation Software Engineer - High Speed IO Validation
- Silicon Validation Software Engineer - High Speed IO Validation
- GPU Physical Verification Design Engineer
- Principal RF Design Engineer
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- Physician / Family Practice / Oregon / Permanent / Family Medicine Physician with Security Clearance
- HDL Technical Lead (FPGA)
- Engineer
- Associate Manager, Field-Programmable Gate Array Engineer
- Principal Firmware and Control Engineer
- Lead, Electrical Engineering - Hardware - Tactical
- Senior Design and Analysis Engineer (Berkeley)
- Analog/mixed-signal IC Design Engineer - Acacia (Hybrid)
- ASIC/FPGA Design Engineer (SMES)
- Lead Application Test Engineer - Analog & Power (Semiconductors)
- Senior Hardware Engineer - TeraWave
- Staff Engineer, QA and Verification
- Lead Photonics Test Infrastructure Engineer - Automation
- Senior PCB/ECAD Designer - Rigid/Flex Boards (DoD)
- VP, A&D PCB Sales & Strategic Growth
- Senior IC Design Engineer: IO SI & PD + Equity
- Senior FPGA Engineer: Low-Latency SoC Focus
- Wireless PHY Verification Engineer: High-Rate DSP & SoC
- Senior CPU Microarchitecture & Logic Design Engineer, Out-of-Order Execution