<Back to Search
Lead ASIC DFT Engineer
Memphis, TNMarch 29th, 2026
Experience10+ years of hands-on experience in ASIC Design-for-Test (DFT)Remote position with preference for candidates in the Pacific Time Zone.Role SummaryWe are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.The ideal candidate will have strong hands-on expertise in DFT fundamentals, fault models, test coverage, diagnosis, and debug, as well as the ability to evaluate and adopt emerging DFT methodologies and architecture schemes to improve robustness, quality, and yield.Key ResponsibilitiesLead DFT architecture, implementation, verification, and sign-off for complex ASIC and SoC designs.Drive scan architecture, scan insertion, scan chain stitching, and scan compression workflows to achieve high coverage and robust testability.Own MBIST/LBIST integration, implementation, verification, and debug across design and silicon bring-up phases.Perform DFT debug, failure analysis, root-cause investigation, and fault coverage closure for complex silicon issues.Develop and validate DFT constraints, including DFT SDC, timing checks, and DFT-specific timing analysis.Collaborate with RTL design, verification, physical design, STA, and silicon validation teams to resolve integration and implementation issues.Support ATPG pattern generation, ATPG simulations, DRC analysis, test coverage analysis, and diagnosis/debug.Work on JTAG, boundary scan, iJTAG, SSN, and IP-level DFT integration.Review RTL, synthesis, LEC, and physical design impacts on DFT implementation and test quality.Act as a technical escalation point for advanced DFT and post-silicon debug issues.Mentor junior and mid-level DFT engineers and promote best practices in DFT methodology and automation.Develop scripts and automation using TCL, PERL, or Python to improve flow efficiency and debug productivity.Required Skills & QualificationsStrong hands-on experience in ASIC DFT with end-to-end ownership.Solid understanding of DFT fundamentals, fault models, test techniques, and test coverage concepts.Deep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debug.Hands-on experience with Synopsys, Cadence, and Siemens/Mentor EDA tools.Proven experience in scan insertion, ATPG setup, simulation, debug, and DRC analysis.Experience with MBIST implementation and verification; SMS experience preferred.Experience with scan architecture and scan chain stitching; Tessent/SSN experience preferred.Strong understanding of PLLs, RTL design, synthesis flows, logical equivalence checking (LEC), and physical design implementation.Proven post-silicon debug and silicon bring-up experience.Exposure to large SoC designs, hierarchical DFT flows, and multi-domain integration challenges.Strong communication skills and the ability to work independently with minimal ramp-up.Preferred ExperienceMBIST post-silicon validation.ATPG simulations and fault coverage debug.DFT RTL, DFD, DFT verification, and IP-level DFT integration.DFT SDC creation and DFT timing closure support.Boundary scan, iJTAG, SSN, and design-for-debug methodologies.TCL/PERL scripting for DFT automation, reporting, and debug.Experience working across multiple ASIC technology nodes and complex product development cycles.Familiarity with yield learning, diagnosis, and manufacturing test optimization.LocationSan Jose, CADesignationC2C and or W2
Showing 300 of 26,795 matching similar jobs
- Hardware Engineering Technical Leader - Memory
- Applications Engineering, Staff Engineer - Fluids
- Engineer
- Director, Hardware Engineering – Tracker
- Senior Hardware Systems Engineer
- Sr Hardware Test and Packaging Engineer
- Associate Manager, Systems Integration / Test Engineering
- Mission Engineering Lead - Clearance Required
- Sr. Member Engineering Staff (Systems)
- Staff Engineer, QA and Verification
- Senior CPU Microarchitecture & Logic Design Engineer, Out-of-Order Execution
- Senior IC Design Engineer: IO SI & PD + Equity
- Sr. Member Engineering Staff (Systems)
- New Product Introduction Engineer
- Senior Hardware Field Quality Engineer — Remote
- Software Engineer, Hardware Tools and Methodology - New College Grad 2026
- SW Test Engineer
- Communication Systems Engineer
- Lead Systems Engineer
- Staff Systems Engineer - Atlas Humanoid Product
- Design for Test Engineer (Temporary Contract Staff Augmentation Role)
- Physical Design Engineer
- Sr. Principal Product Engineer (EMIR / PDN Analysis & Power Integrity)
- Senior Model-Based Systems Engineering (MBSE) Systems Engineer
- Analog IC Design Engineer
- CAD Engineer - Circuit Simulation Methodology
- Field Applications Engineer - Rotational Program
- RFIC validation and Characterization Engineer
- Cellular ASIC Design Engineer
- SoC Characterization Product Engineer
- RFIC Design Engineer
- IC Package Design Engineer
- Hardware System Engineer - AirPods System Technologies
- Senior Staff Engineer, Digital Verification
- Engineering - Engineer Digital 3
- SoC Characterization Product Engineer
- Principal Analog Electrical Engineer
- Senior Principal Design Verification Engineer - FPGA - (Sign-on Bonus)
- FAST Labs - Product Line Discipline Lead Hardware Engineer
- FAST Labs - Principal RF Systems Research Engineer