<Back to Search
Lead ASIC DFT Engineer
Memphis, TNMarch 29th, 2026
Experience10+ years of hands-on experience in ASIC Design-for-Test (DFT)Remote position with preference for candidates in the Pacific Time Zone.Role SummaryWe are seeking a highly experienced Lead ASIC DFT Engineer to architect, implement, verify, and debug advanced DFT solutions for complex ASIC and SoC designs. This role requires deep technical ownership across DFT architecture, scan insertion, ATPG, MBIST/LBIST, JTAG, boundary scan, and post-silicon validation, along with the ability to lead cross-functional debug efforts and drive resolution of critical silicon issues.The ideal candidate will have strong hands-on expertise in DFT fundamentals, fault models, test coverage, diagnosis, and debug, as well as the ability to evaluate and adopt emerging DFT methodologies and architecture schemes to improve robustness, quality, and yield.Key ResponsibilitiesLead DFT architecture, implementation, verification, and sign-off for complex ASIC and SoC designs.Drive scan architecture, scan insertion, scan chain stitching, and scan compression workflows to achieve high coverage and robust testability.Own MBIST/LBIST integration, implementation, verification, and debug across design and silicon bring-up phases.Perform DFT debug, failure analysis, root-cause investigation, and fault coverage closure for complex silicon issues.Develop and validate DFT constraints, including DFT SDC, timing checks, and DFT-specific timing analysis.Collaborate with RTL design, verification, physical design, STA, and silicon validation teams to resolve integration and implementation issues.Support ATPG pattern generation, ATPG simulations, DRC analysis, test coverage analysis, and diagnosis/debug.Work on JTAG, boundary scan, iJTAG, SSN, and IP-level DFT integration.Review RTL, synthesis, LEC, and physical design impacts on DFT implementation and test quality.Act as a technical escalation point for advanced DFT and post-silicon debug issues.Mentor junior and mid-level DFT engineers and promote best practices in DFT methodology and automation.Develop scripts and automation using TCL, PERL, or Python to improve flow efficiency and debug productivity.Required Skills & QualificationsStrong hands-on experience in ASIC DFT with end-to-end ownership.Solid understanding of DFT fundamentals, fault models, test techniques, and test coverage concepts.Deep expertise in scan architecture, ATPG, MBIST, LBIST, JTAG, boundary scan, and silicon debug.Hands-on experience with Synopsys, Cadence, and Siemens/Mentor EDA tools.Proven experience in scan insertion, ATPG setup, simulation, debug, and DRC analysis.Experience with MBIST implementation and verification; SMS experience preferred.Experience with scan architecture and scan chain stitching; Tessent/SSN experience preferred.Strong understanding of PLLs, RTL design, synthesis flows, logical equivalence checking (LEC), and physical design implementation.Proven post-silicon debug and silicon bring-up experience.Exposure to large SoC designs, hierarchical DFT flows, and multi-domain integration challenges.Strong communication skills and the ability to work independently with minimal ramp-up.Preferred ExperienceMBIST post-silicon validation.ATPG simulations and fault coverage debug.DFT RTL, DFD, DFT verification, and IP-level DFT integration.DFT SDC creation and DFT timing closure support.Boundary scan, iJTAG, SSN, and design-for-debug methodologies.TCL/PERL scripting for DFT automation, reporting, and debug.Experience working across multiple ASIC technology nodes and complex product development cycles.Familiarity with yield learning, diagnosis, and manufacturing test optimization.LocationSan Jose, CADesignationC2C and or W2
Showing 350 of 26,215 matching similar jobs
- Application Engineering Director - IC Design Verification
- Verification Field Application Engineer - Simulation - San Jose, CA
- Engineer, Staff
- R&D Engineering Specialist
- Autonomy Engineering Specialist
- Engineer, Senior
- Principal Assembly, Integration & Test (AIT) Engineer I - EGSE
- Field Engineer
- ADV000CK9 Project Engineer - Spaceflight Hardware (J)
- Manufacturing Test Engineer
- Senior Analog/Mixed Signal Design Engineer
- SOC Strategic Product Design Engineer
- Engineering Intern
- Hardware Engineer II - Base Hardware
- Head of Compute Hardware
- Hardware Engineer I - Sensors
- Sr. GPU/Accelerator Hardware Development Engineer, Annapurna Labs
- Sr Hardware Dev Engineer, OEM Solid State Drives Team
- Senior Operations Engineer, Sub-Same Day Field Engineering
- Sr. GPU/Accelerator Hardware Development Engineer, Annapurna Labs
- Senior Operations Engineer, Sub-Same Day Field Engineering
- Sr. HW Engineering Program Manager, eero Hardware
- ATE Test Engineer, Amazon Leo Silicon Team
- Sr. Staff Engineer - Verification
- HW/SW Test Engineer
- TouchID Sensor Design and Integration Electrical Engineer
- Cellular ASIC Design Engineer
- Hardware Engineering Lab Manager
- Physical Design Engineer ICT3
- Touch HW EE Validation EngineerSan Diego, CAMarch 30th, 2026
- Pre-Silicon Engineer
- Analog Mixed Signal IP Post Silicon Validation
- Test Engineer
- Silicon Prototyping Engineer
- OCS Engineering Lead
- TouchID Sensor Design and Integration Electrical Engineer
- Hardware Engineering - Silicon CAD Engineer IV
- Senior Principal Test Architect
- (Senior) Principal Engineer, Electrical Engineering - Controls and Hardware Design
- USA|USD| Eng - Electrical Engineer - Advanced